# Mixed Low- and High Level Programming Language Semantics and Automated Verification of a Small Hypervisor.



# Dissertation

zur Erlangung des Grades des Doktors der Ingenieurswissenschaften (Dr.-Ing.) der Naturwissenschaftlich-Technischen Fakultäten der Universität des Saarlandes

Andrey Shadrin

ashadrin@gmail.com

Saarbrücken, September 2012

Tag des Kolloquiums:27. August 2012Dekan:Prof. Dr. Mark GrovesVorsitzender des Prüfungsausschusses:Prof. Dr. Reinhard Wilhelm1. Berichterstatter:Prof. Dr. Wolfgang J. Paul2. Berichterstatter:Prof. Dr. Andreas PodelskiAkademischer Mitarbeiter:Dr. Mark Kaminski

# **Eidesstattliche Versicherung**

Hiermit versichere ich an Eides statt, dass ich die vorliegende Arbeit selbständig und ohne Benutzung anderer als der angegebenen Hilfsmittel angefertigt habe. Die aus anderen Quellen oder indirekt übernommenen Daten und Konzepte sind unter Angabe der Quelle gekennzeichnet. Die Arbeit wurde bisher weder im In- noch im Ausland in gleicher oder ähnlicher Form in einem Verfahren zur Erlangung eines akademischen Grades vorgelegt.

Saarbrücken, September 2012

# Danksagung

An dieser Stelle möchte ich mich bei allen bedanken, die zum Gelingen der vorliegenden Arbeit beigetragen haben. Zunächst gilt mein Dank meiner Familie, die mich stets ermutigt hat meinen Weg zu gehen und mich während meines gesamten Studiums unterstützt hat.

Herrn Prof. Paul danke ich fur die Möglichkeit in einem der weltbesten Forscherteam im Systemverifikationsbereich mitgearbeitet zu haben.

Diese Arbeit wurde teilweise im Rahmen des Verisoft XT Vorhabens vom Bundesministerium fur Bildung und Forschung (BMBF) unter dem Förderkennzeichen 01 IS 07 008 und der Saarbrücker Graduiertenschule für Informatik gefördert.

# Abstract

Hypervisors are system software programs that virtualize the architecture they run on and are usually implemented in a mix of (macro) assembly and a high-level language like C. To verify such a software, assembly parts as well as C parts should be verified, where reasoning about those parts is done in different semantics. At the end, both semantics should be brought together in an overall correctness theorem of such a software program. The formal integration of correctness results accomplished in distinct semantics is challenging but inevitable for systems verification.

This thesis is split into two parts. In the first one, we will present the mixed semantics of C and macro assembly. This semantics can handle mixed-language implementations where the execution context is changed by an external function call from assembly to C and vice versa. Also, we state a step-by-step simulation theorem between mixed programs and the compiled and assembled code.

In the second part, we present the correctness of a small hypervisor, called *Baby Hypervisor* (BHV), described by the mixed semantics. BHV virtualizes a 32-bit RISC architecture. The BHV functional verification was shown using Microsoft's VCC, an automatic verifier for C with contracts. BHV C portions were verified with VCC in [AHPP10]. For making macro assembly feasible with VCC the original macro assembly is translated to C code simulating processor. This is called the *simulation approach* [MMS08].

## Kurzzusammenfassung

Hypervisor sind Software-Systemprogramme, die eine Hardwarearchitektur virtualisieren, eine Umgebung für die virtuelle Maschinen schaffen und gemischte Implementierungen in C- und Makroassemblerprogrammiersprachen haben. Um solche Programme zu verifizieren, müssen Assembler- sowie C-Portionen des Quellcodes verifiziert werden, wobei die Verifikation beider Teile in den verschiedenen Semantiken erfolgt. Schließlich sollten beide Semantiken zusammen in einen umfassenden Korrektheitssatz gebracht werden. Die Aufgabe der formalen Integration der Korrektheitsergebnisse aus verschiedenen semantischen Ebenen ist anspruchsvoll aber unvermeidlich für die Systemverifikation.

Diese Arbeit ist in zwei Teile aufgeteilt. Im ersten Teil stellen wir die gemischte Semantik von C- und Makroassemblerprogrammiersprache vor. Diese Semantik kann die gemischte Implementierung beschreiben, in der der Ausführungskontext von einem externen Funktionsaufruf von Assembler nach C und umgekehrt wechselt. Außerdem formulieren wir einen Schritt-für-Schritt-Simulationssatz zwischen den gemischten Programmen und dem übersetzten Quellcode.

Im zweiten Teil präsentieren wir die Korrekheit eines kleinen Hypervisors, genannt *Baby Hypervisor* (BHV), der in der gemischten Semantik beschrieben wird. BHV virtualisiert eine 32-Bit RISC-Architektur. Die funktionale Verifikation des BHVs wurde mit Hilfe des Microsoft-VCCs, eines automatischen C-Beweisers, durchgeführt. Die C-Portionen des BHVs wurden schon mit Hilfe des VCCs in [AHPP10] verifiziert.

Um eine Verifikation des Makroassembler-Quellcodes mit Hilfe des VCC zu ermöglichen, wird der Quellcode in C-Quellcode, der den Prozessor simuliert, übersetzt. Dies wird *simulation approach* genannt [MMS08].

# Contents

| Contents viii |                                                                                                                     |                             |  |
|---------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------|--|
| 1             | Introduction                                                                                                        | 1                           |  |
| 2             | VAMP Assembly         2.1       Configurations         2.2       Instructions         2.3       Transition Function | 7<br>7<br>8<br>10           |  |
| 3             | VAMP Macro Assembly3.1Semantics3.2Assembling $\mu_{ASM}$ Programs3.3Simulation Theorem                              | <b>17</b><br>17<br>31<br>39 |  |
| 4             | Abstract Intermediate Language C4.1Semantics4.2Compiler Correctness Theory                                          | <b>47</b><br>48<br>57       |  |
| 5             | Integrated Semantics $\mu_{ASM}$ and C-IL5.1Semantics5.2Simulation Theorem                                          | <b>69</b><br>69<br>77       |  |
| 6             | Small Hypervisor Correctness6.1Abstract BHV6.2BHV Implementation6.3Correctness                                      | <b>87</b><br>88<br>89<br>94 |  |
| 7             | Assembly Verification Approach7.1Translating MX Programs To C-IL7.2Simulation Theorem                               | <b>113</b><br>114<br>122    |  |
| 8             | Automated Verification of a Small Hypervisor                                                                        | 127                         |  |
| 9             | Summary and Future Work                                                                                             | 129                         |  |
| Ap            | opendix A: Verification Run-Time                                                                                    | 131                         |  |
| Bi            | bliography                                                                                                          | 133                         |  |



# Introduction

Computer systems become more and more complex every day. At the same time, the growing complexity of those systems leads to an increasing number of possible failures in them. Since those systems are used in more and more safety critical places, for example, in automotive engineering, in security technology and in the sector of medical technology, problems of reliability of those systems have to be solved. Hence the absence of errors becomes crucial.

First, failures in software and hardware could lead to situations hazardous to one's life. Second, they could lead to a loss of a significant amount of money for companies. There are many sad accidents caused by faulty hard- and software:

- A software bug in the operating system of the radiation therapy device Terac-25 caused at least five casualties in the years 1985 to 1987.
- A hardware bug was found in the floating-point division operation in the first release of the Intel Pentium processor from 1993. Intel became aware of this bug after it has already sold more then 3 million chips. That bug caused a total loss of \$475 million for Intel.
- The flight Ariane-5 flight crashes 40 seconds after launch on June 4, 1996; it crashed due to an error in the conversion of a 64-bit floating point number into a 16-bit integer value. The damage has been estimated with \$500 million.
- Toyota issued a recall of several vehicle models, because of a problem with the
  accelerator pedal. The recent (Prius) hybrid model has also been recalled due to
  a software problem in the anti-lock braking system. Up to 19 U.S. crash deaths
  over the past decade may be linked to accelerator-related problems at Toyota,
  congressional officials have said.

How can one ensure that computer systems do what they are intended to do? One approach to solve the problem is simply to run a system repeatedly with various inputs, i.e. to simulate the system. For example, to reduce the probability of a failure to  $10^{-9}$ 

for an hour-long NASA mission, one should test for more than 114,000 years, which is unfeasible. Another approach is the use of formal methods exploiting the expressivity and unambiguousness of the mathematical language to specify our systems, that is, proving correctness in a mathematical sense, by first formulating the accurate models of these systems and then verifying the formal assertions over these models. This approach is called *formal verification*. In industry formal methods are becoming more and more familiar tools for verifying individual modules of safety-critical computer systems.

The correctness of operating systems and hypervisors is critical for the security and reliability of computer systems. Hypervisors<sup>1</sup> are software programs that virtualize the underlying host architecture and which allow multiple *guests*(also known as operating systems together with their user processes) to run concurrently on a single host. Formal verification can provide solid evidence in arguing about implementation correctness of a system consisting of a hypervisor and operating systems. The code of many operating systems and hypervisors consist of (macro-)assembly and C functions calling each other. Formal verification of such programs must consider the correct interaction of code written in these languages which can only be guaranteed by using the same compiler calling conventions (or application binary interfaces (ABIs)).

The goals of this thesis are: (i) to present the integrated semantics of programming languages like C and macro-assembly, (ii) to formally verify a small hypervisor written in C and macro-assembly using an automatic C verifier (called *VCC* [Cor08]).

### **Related Work**

The related work for this thesis is summarized in two categories: (i) macro-assembly semantics, and (ii) kernel verification.

**Macro-Assembly Semantics** There are few publications that one can somehow relate to the macro-assembly semantics. In [Fru08] Fruja specified the static and dynamic semantics model of the Common Intermediate Language (CIL) and showed the CIL's type safety for a large subset of CIL. In this publication the author defined an abstract stack-based machine for running CIL bytecode programs. In this machine the stack is explicitly modeled as a list of call frames and a new frame is put on the stack every time a method is called. This work might be helpful for those who are trying to do the verification of programs written in one of .NET compliant language (cf. [NET11] for an up-to-date list).

In [MCGW98] a stack-based typed low assembly language is proposed as a target language for code verification. The authors can encode any compiler calling conventions in their type system since everything about the stack including the stack frame header layout is exposed. This language is too low in a sense a lot of details about the underlying architecture and assembler are visible. These details makes the integration of this language with a high-level programming language like C complicated.

**Integrated Semantics** Based on W.J.Paul's lecture notes [Pau07], in [Tsy09] Tsyban presented an approach how to reason formally about the code implemented in the C dialect C0 with inline-assembly. This approach deals with inline-assembly statements as follows: whenever an assembly portion is encountered, the compiler simulation

<sup>&</sup>lt;sup>1</sup>also called virtual machine managers(VMMs)

relation [Lei07] is applied to reach an equivalent assembly configuration and the execution continues in the assembly semantics until all assembly instructions are executed from this assembly portion. Then, the execution switches back to the consistent C0 configuration. This approach does not treat external function calls from C to assembly.

In the dissertation [Alk09] Alkassar showed how to verify a device driver against a realistic device and system model. For that, Alkassar used the original C0 semantics extended with so-called atomic *XCalls*<sup>2</sup>(extended calls). Also, he extended the whole language stack used in Verisoft project so that each language from the stack could deal with device drivers. He abstracts the effect of low-level computations implemented in assembly in these atomic XCalls of the extended C0 semantics. Alkassar said: "An XCall is a procedure call that makes a transition on external state and communicates with C0 via parameter passing and return values." In the framework developed by Alkassar one can verify any code implemented in a mixture of C0 and inline assembly programming languages. In comparison to work done by Tsyban in [Tsy09], Alkassar has the aforementioned computation model that performs either C0 steps or assembly steps which are abstracted in XCalls. We believe that is possible to implement external assembly procedure calls from C0 in the C0 semantics with XCalls without additional effort. But to model external C0 function calls from assembly requires additional extensions of his model and the C0 linker [IdR09].

**Kernel Verification** In [Kle09] Klein summarizes approaches used presently and in the past for the verification of operating systems. He writes that first attempts to apply formal methods for verifying operating systems date back to the mid 1970s in PSOS [FN79, NBF<sup>+</sup>80, NF03] and UCLA [WKP79] projects.

In the end of the 1980s, a substantial progress in kernel verification was achieved with the KIT kernel [Bev87,Bev89] of the CIL stack [BHMY89a,BHMY89b,Moo03]. KIT (Kernel for Isolated Tasks) is a small operating-system kernel implemented in assembly that provides services for process scheduling, error handling, single-word message passing, IO-devices. This project is considered as groundbreaking in the area of *pervasive system verification*. This project is the first example of a completely verified kernel.

The FLINT group focuses on studying various problems in the system verification of operating systems. They developed an assembly code verification framework XCAP [NS06]and reported in [NYS07] and in [FSDG08] on their successful experience of applying it. So far, no integration of results into high-level programming languages has been reported yet.

The L4.verified kernel [KEH<sup>+</sup>09] is an example of a recent operating system verification effort that has achieved impressive code verification results. A detailed memory model for low-level pointer programs in C was applied in combination with separation logic [TKN07]. The assembler portions have not been verified in conjunction with the C code yet to our knowledge. Judging from their choice of C semantics, however, we are certain that all gaps present can be closed with reasonable additional effort when the right models and theories are applied.

**Verisoft(XT)** The Verisoft project [Vera] aimed at the pervasive formal verification of entire computer systems. In the Verisoft a micro-kernel framework was formally verified [APST10, Tsy09]. This framework was implemented in the C dialect C0 together with inline-assembly. This work perfectly demonstrates how to formally

<sup>&</sup>lt;sup>2</sup>The concept of XCalls was introduced in [AHL<sup>+</sup>09].

reason about mixed implementations. In this work a non-optimizing verified compiler for C like language is considered [LP08].

Within the VerisoftXT project [Verb], Microsoft in collaboration with EMIC and Saarland University developed an automatic verifier for low-level and concurrent C code, called VCC [Cor08] to verify components of the Microsoft Hypervisor, the virtualization kernel of Hyper-V( [LS09]).

The Baby Hypervisor project which is a subproject of the Microsoft Hyper-V project played an important role of driving the development of VCC as well as applying it to system verification. As a result of this subproject the C portions of a small hypervisor, called *baby hypervisor*, were verified in VCC [AHPP10].

Also, within the VerisoftXT project a simulation approach for verifying assembly code in VCC was invented [MMS08, Mau11].

### Foundations and Contributions

This work is based on a number of results achieved within the Verisoft and VerisoftXT projects. We use the VAMP assembly semantics formally specified by Tsyban in [Tsy09] as a target implementation language in this thesis. We use the results achieved by Alkassar et al. [AHPP10] and then complete the formal verification of a small hypervisor. Also, we use the idea of Maus [Mau11] how to verify assembly with a C verifier.

This thesis presents five main contributions: (i) an approach to model macroassembly languages with explicit dynamic stack, (ii) an approach to integrate C- and high-level assembly languages together in a single language developed in collaboration with S.Schmaltz, (iii) the complete paper-and-pencil proof and the complete formal proof of a small hypervisor, (iv) the soundness of a simulation approach used to verify code written in an assembly language with a general-purpose C verifier.

## Outline

The remainder of the thesis is organized in six chapters.

- Chapter 2 introduces the computational model of VAMP assembly.
- In Chapter 3, we define the high level VAMP assembly language (VAMP macro assembly) as well as the VAMP macro assembler itself. Also, we will state the simulation theorem justifying correctness of execution VAMP macro assembly programs running on VAMP assembly machines.
- Chapter 4 presents the abstract C intermediate language. Also, we present the compiler correctness theory for an optimizing C compiler.
- In Chapter 5, we define the mixed language and assuming the C compiler correctness we state the simulation theorem which justifies the correctness of mixed programs running on VAMP assembly machines.
- Chapter 6 presents the specification and correctness of a small hypervisor. Here, we close the gaps in the theory developed in [AHPP10].
- In Chapter 7, we present the soundness of a translation based approach for verifying high level assembly portions with a C verifier.

• In Chapter 9 we outline possible future work and conclude.

## Notation

Basics types, terms and operators We define the following basis types:

| $\mathbb{N}$ |          | set of all natural numbers including zero, |
|--------------|----------|--------------------------------------------|
| $\mathbb{Z}$ | def<br>= | set of all integer numbers,                |
| bool         | def<br>≡ | set of boolean values {F, T},              |
| $\mathbb B$  | def<br>= | set of binary digits {0, 1},               |
| String       | def      | set of strings.                            |
|              |          |                                            |

The restricted sets of naturals and integers are denoted by

$$\begin{split} \mathbb{N}_n & \stackrel{\text{def}}{=} & \{x \mid x \leq 2^n - 1 \ \land \ x \in \mathbb{N}\}, \\ \mathbb{Z}_n & \stackrel{\text{def}}{=} & \{x \mid -2^{n-1} \leq x \leq 2^{n-1} - 1 \ \land \ x \in \mathbb{Z}\}. \end{split}$$

The function  $i2n :: \mathbb{Z} \mapsto \mathbb{N}$  converts an integer number to natural one. The function  $n2i :: \mathbb{N} \mapsto \mathbb{Z}$  does the conversion in the other direction. The function  $bool2nat :: bool \mapsto \mathbb{N}$  returns a natural number corresponding to a given boolean value, i.e.  $bool2nat(\mathsf{T}) = 1$  and  $bool2nat(\mathsf{F}) = 0$ . The power set of  $\mathbb{T}$  is denoted by  $2^{\mathbb{T}}$ . We use the term A to denote an arbitrary value. We write  $t_{\perp}$  to extend a given type t with some error value  $\perp$  (i.e.  $t_{\perp} = t \cup \{\bot\}$ ). Such a type  $t_{\perp}$  we call an *option* type. If a value  $x \in t_{\perp}$  is a non-error value, then we write  $\lfloor x \rfloor$  to denote that x is a non-error value.

**Lists** An n-tuple  $(t_0, t_1, \ldots, t_{n-1})$ , where  $t_0 \in \mathbb{T}, t_1 \in \mathbb{T}, \ldots, t_{n-1} \in \mathbb{T}$ , is an element of a sequence type of the length *n* over a type  $\mathbb{T}$ . We call such a sequence type a list type of *n* elements over type  $\mathbb{T}$ , and denote it by  $\mathbb{T}^n$ . We write  $l \in \mathbb{T}^n$  to denote a list *l* of type  $\mathbb{T}^n$ . To denote the empty list of any list types  $\mathbb{T}^n$  we introduce the polymorphic constant []. We denote a list type of arbitrary length over type  $\mathbb{T}$  by  $\mathbb{T}^*$ . We can formally define this by

$$\mathbb{T}^* \stackrel{\text{def}}{=} \bigcup_{n \in \mathbb{N}} \mathbb{T}^n$$

We construct a list from elements  $t_{n-1}, t_{n-2}, ..., t_0$  of the same type by  $[t_{n-1}, t_{n-2}, ..., t_0]$ . Let *l* be a list  $[t_{n-1}, t_{n-2}, ..., t_0]$ . The number of elements in a list *l* is returned by means of the function |l|. The functions  $\mathbf{hd}(l)$  and  $\mathbf{tl}(l)$  return the head and the tail of a given list *l*, respectively, where the head of a list is the leftmost element of this list, i.e.  $\mathbf{hd}(l) = t_{n-1}$  and  $\mathbf{tl}(l) = [t_{n-2}, ..., t_0]$ . An arbitrary element *i* in a list *l* is accessed by l[i]. We write  $l_1 \circ l_2$  to denote the concatenation of two lists  $l_1$  and  $l_2$ . After concatenating two lists  $l_1$  and  $l_2$  the following hold:

$$\forall i \in \mathbb{N}. \ i < |l_1| \longrightarrow l_1[i] = (l_1 \circ l_2)[i + |l_2|].$$

The function rev(l) reverses a given list l. Formally,

$$\mathbf{rev}([t_{n-1}, t_{n-2}, \dots, t_1, t_0]) \stackrel{\text{def}}{=} [t_0, t_1, \dots, t_{n-2}, t_{n-1}].$$

We flatten a list l, whose elements are lists too, by means of the function **flat**(l). Update of the *i*-th element of a list l to a value v is denoted by l[i := v]. The function **sublist**( $l_1, l_2$ ) takes a list  $l_1$  and a list  $l_2$  of indices as input and returns a sublist of the list  $l_1$  such that it contains only those elements from the list  $l_1$  whose indices are

present in the list  $l_2$ . The function **take**(l, n) takes a list l and a natural number n as input and returns the list  $[t_{|l|-1}, \ldots, t_{|l|-1-n}]$  of n elements. The function **drop**(l, n) takes a list l and a natural number n as input and returns such a list  $[t_{|l|-1-n}, \ldots, t_0]$ . The function

top 
$$\stackrel{\text{def}}{=} |l| - 1$$

returns the index of the head element from the list *l*. We write  $a \in l$  to denote that an element *a* is present in a list *l*.

**Bit vectors** A bit vector is represented as a list of binary digits, i.e. an element in  $\mathbb{B}^*$ , in which the leftmost bit is the most significant bit and the rightmost bit is the least significant bit. For a bit vector bv of length n we denote by  $\langle bv \rangle_n$  and  $[bv]_n$  the conversion to the natural number with the *n*-bit binary representation bv and the integer number with the *n*-bit two's complement representation bv, respectively.

For natural numbers x and n we denote by  $bin_n(x)$  the conversion to the *n*-bit binary representation of x. For an integer number x and a natural number n we denote by  $two_n(x)$  the conversion to the *n*-bit two's complement representation of x. For a bit vector bv and two natural numbers l, h such l < h we denote by bv[h : l] the sub-bit-vector of the bit vector from the bit l up to the bit h.

**Records** Record types are defined in the following way

$$\mathbb{T} \stackrel{\text{def}}{=} \{f_1 :: \mathbb{T}_1, f_2 :: \mathbb{T}_2, \dots, f_n :: \mathbb{T}_n\},\$$

where  $f_1, f_2, ..., f_n$  are component(field) names of string type and  $\mathbb{T}_1, \mathbb{T}_2, ..., \mathbb{T}_n$  are types of these components. The record type  $\mathbb{T}$  yields the set of all elements  $(f_1 = v_1, f_2 = v_2, ..., f_n = v_n)$  with  $v_1 \in \mathbb{T}_1, v_2 \in \mathbb{T}_2, ..., v_n \in \mathbb{T}_n$ . Let *r* be an instance of the record type  $\mathbb{T}$ . We write *r*.  $f_i$  to access the component  $f_i$  of the record *r*. Updating a component  $f_i$  of the record *r* by a value *v* is abbreviated by  $r[f_i := v]$ .



# **VAMP** Assembly

In this section we describe the assembly language of the verified architecture microprocessor (VAMP). The VAMP is a formally verified DLX-like processor [BJK<sup>+</sup>03, BJK<sup>+</sup>05, DHP05, Dal06]. The VAMP implements the full DLX instruction set from [HP96], delayed branch mechanism with one delay slot, two privilege levels (user and system mode), single address translation in user mode and interrupt handling.

The VAMP assembly model provides a handy programming model by abstracting some features of the VAMP machine model [Tve09]. While describing the VAMP assembly semantics we follow the thesis [Tsy09].

# 2.1 Configurations

Configurations  $c_{ASM}$  of the VAMP assembly semantics are represented by record type  $C_{ASM}$ 

$$C_{\text{ASM}} \stackrel{\text{def}}{=} \{pc :: \mathbb{N}, dpc :: \mathbb{N}, gpr :: \mathbb{Z}^*, spr :: \mathbb{Z}^*, m :: \mathbb{N} \mapsto \mathbb{B}^8\}$$

that consists of five components:

- the program counter pc and the delayed program counter dpc. They implement the delayed branch mechanism with one delay slot (cf. [MP00]). The delayed program counter  $c_{ASM}.dpc$  stores the address where the current instruction is fetched from and the program counter  $c_{ASM}.pc$  stores the address of the next instruction.
- the general purpose register file *gpr* and the special purpose register file *spr* which are modeled as list of integers.  $c_{ASM}.gpr[0]$  is always zero as it is required by the underlying computational model not discussed in the framework of this thesis (cf. [MP00]). Some SPRs are not used, the used SPRs are listed in Table 2.1.

DEFINITION 2.1
 VAMP Assembly Configuration

| Index | Alias | Usage                               |
|-------|-------|-------------------------------------|
| 0     | sr    | Status register                     |
| 1     | esr   | Exceptional status register         |
| 2     | еса   | Exceptional cause                   |
| 3     | epc   | Exceptional program counter         |
| 4     | edpc  | Exceptional delayed program counter |
| 5     | edata | Exceptional data                    |
| 9     | pto   | Page table origin                   |
| 10    | ptl   | Page table length                   |
| 11    | emode | Exceptional mode                    |
| 16    | mode  | Mode                                |

Table 2.1: Special Purpose Registers

• the memory *m* is a mapping from memory addresses (naturals) to bytes. This memory is to be interpreted as byte-addressable memory of bytes. In [Tsy09] Tsyban defined the memory of VAMP assembly configurations as word-addressable. Sure, the corresponding changes must be done in the VAMP assembly semantics due to different representations of memory in Tsyban's dissertation and thesis, but these changes are simple and straightforward so that we omit them. Thus, we assume that Tsyban's VAMP assembly semantics works for the byte-addressable memory.

We define read and write functions over the assembly memory.

DEFINITION 2.2 
Assembly Memory Read

 $m_{\text{word}}(a) \stackrel{\text{def}}{=} [m(a+3) \circ m(a+2) \circ m(a+1) \circ m(a)]_{32}$ 

DEFINITION 2.3 
Assembly Memory Write

 $mem-update_{ASM}(m, a, data) \stackrel{\text{def}}{=} m',$ 

such that

$$m'(i) = \begin{cases} two_{32}(data)[8 \cdot (i+1) : i] & \text{if } i \in [a, ..., a+3] \\ m(i) & \text{otherwise} \end{cases}$$

Validity of a  $c_{ASM}$  assembly configuration is stated by means of the following predicate.

DEFINITION 2.4 
Valid Assembly Configuration

$$\frac{c_{ASM}.pc \in \mathbb{N}_{32}}{|c_{ASM}.gpr| = 32} \quad \begin{array}{l} c_{ASM}.dpc \in \mathbb{N}_{32} \\ |c_{ASM}.gpr| = 32 \\ \hline \forall i < 32. \ c_{ASM}.gpr[i] \in \mathbb{Z}_{32} \land c_{ASM}.spr[i] \in \mathbb{Z}_{32} \\ \hline valid_{asm}(c_{ASM}) \end{array}$$

# 2.2 Instructions

We do not model all instructions supported by VAMP assembly. We avoid the support for instructions which perform: (i) read and write of byte, half-word from and into

| Load Word / Store Word                                                                                                         | Arithmetics                                                                                                                                                    | Logical                                                                                                                                                                                                    | Shift                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| lw rd rs imm<br>sw rd rs imm                                                                                                   | addi <i>rd rs imm</i><br>add <i>rd rs</i> <sub>1</sub> <i>rs</i> <sub>2</sub><br>subi <i>rd rs imm</i><br>sub <i>rd rs</i> <sub>1</sub> <i>rs</i> <sub>2</sub> | andi rd rs imm<br>ori rd rs imm<br>xori rd rs imm<br>lhgi rd imm<br>and rd rs <sub>1</sub> rs <sub>2</sub><br>or rd rs <sub>1</sub> rs <sub>2</sub><br>xor rd rs <sub>1</sub> rs <sub>2</sub><br>lhg rd rs | slli rd rs sa<br>srli rd rs sa<br>srai rd rs sa<br>sll rd rs <sub>1</sub> rs <sub>2</sub><br>srl rd rs <sub>1</sub> rs <sub>2</sub><br>sra rd rs <sub>1</sub> rs <sub>2</sub> |
| Test                                                                                                                           |                                                                                                                                                                | Control                                                                                                                                                                                                    | Special                                                                                                                                                                       |
| clri rd<br>sgri rd rs imm<br>seqi rd rs imm<br>sgei rd rs imm<br>slsi rd rs imm<br>snei rd rs imm<br>slei rd rs imm<br>seti rd | $clr rd$ $sgr rd rs_1 rs_2$ $seq rd rs_1 rs_2$ $sge rd rs_1 rs_2$ $sls rd rs_1 rs_2$ $sne rd rs_1 rs_2$ $sle rd rs_1 rs_2$ $sle rd rs_1 rs_2$ $set rd$         | beqz rs imm<br>bnez rs imm<br>jr rs<br>jalr rs<br>j imm<br>jal imm<br>trap imm<br>rfe                                                                                                                      | movs2i <i>rd sa</i><br>movi2s <i>rd sa</i>                                                                                                                                    |

Table 2.2: VAMP Assembly Instructions

memory, (ii) arithmetics operations causing an overflow interrupt. The instructions we want to be supported by VAMP assembly are presented in Table  $2.2^1$ .

Instructions of the VAMP assembly machine are modeled by the inductive data type *Instr*. Each instruction is modeled by a separate constructor with parameters for register names and immediate constants. Parameters to the constructors of an instruction *instr* like source and destination registers or an immediate constant are obtained like  $rs_1(instr)$ , rd(instr), imm(instr), etc. We omit their formal definitions as they are straightforward and rather voluminous, the reader can consult the definitions in Section 3.2.5. in [Tsy09].

Since memory cells are modeled as integers we need to handle that by introducing two functions *int-to-instr* ::  $\mathbb{Z} \mapsto Instr$ , converting integers to assembly instructions, and *instr-to-int* :: Instr  $\mapsto \mathbb{Z}$ , performing the conversion in other direction. As it is not possible to convert every integer to an instruction the predicate *decodable* ::  $\mathbb{Z} \mapsto bool$  is introduced which tests whether the given integer could be converted to an instruction. We omit their definitions due to their simplicity, the reader can consult the definitions in Section 3.2.5 in [Tsy09].

The current instruction of the assembly configuration  $c_{ASM}$  is defined by the following function:

$$instr(c_{ASM}) \stackrel{\text{def}}{=} int-to-instr(c_{ASM}.m_{word}(c_{ASM}.dpc))$$
 Current Instruction

DEFINITION 2.5

We introduce the predicates over instructions to determine what instruction group or group of instructions it corresponds to. It is done for each instruction constructor, e.g., *instr-trap*?, or for a group, like *instr-ls*? for all memory access instructions, or

<sup>&</sup>lt;sup>1</sup>The complete list of VAMP assembly instructions is presented in Table 3.2 of [Tsy09]

instr-store? only for memory write access.

## 2.3 Transition Function

In order to be able to define the VAMP assembly transition function we need to elaborate on

- address translation that takes place during VAMP assembly instruction execution,
- interrupts that suspends the execution of a VAMP assembly machine,
- interrupt mechanism that starts every time when some interrupt raises(happens).

#### 2.3.1 Address Translation

The semantics distinguishes two execution modes: system, which is defined as

DEFINITION 2.6

Is System Mode?

 $\frac{c_{ASM}.spr[mode] = 0}{sys-mode_{ASM}?(c_{ASM})}$ 

and user, defined as

DEFINITION 2.7 
Is User Mode?

 $\frac{c_{ASM}.spr[mode] = 1}{user-mode_{ASM}?(c_{ASM})}$ 

A memory access is subject to address translation in user mode. Hence, the semantics of load/store instructions uses translated effective addresses and all instructions are fetched from the translated delayed program counter in user mode.

In user mode all addresses for instruction fetch as well as for load/store operations are treated as virtual ones and they are translated by the processor to physical ones with the help of special purpose registers *pto* and *ptl* (cf. Table 2.1). Virtual address space is divided into pages of size PAGE\_SIZE =  $2^{12}$  bytes =  $2^{10}$  words. The binary representation of a virtual address *va* is split into two parts: (i) the most significant bits  $bin_{32}(va)[31 : 12]$  give the *virtual page index*, and (ii) the less significant bits  $bin_{32}(va)[11 : 0]$  give the address of the byte within the page (*page offset*). We introduce functions extracting natural number representations of virtual page index and page offset from a virtual address  $va \in \mathbb{N}_{32}$ ,  $px_{va} :: \mathbb{N}_{32} \mapsto \mathbb{N}_{20}$  and  $bx_{va} :: \mathbb{N}_{32} \mapsto \mathbb{N}_{12}$ , respectively.

| DEFINITION 2.8<br>Virtual Address: | $px_{va}(va)$ | $\stackrel{\text{def}}{=}$ | va / PAGE_SIZE   |
|------------------------------------|---------------|----------------------------|------------------|
| Page Index and                     | $bx_{va}(va)$ | def<br>=                   | va mod PAGE_SIZE |
| Byte Offset                        |               |                            |                  |

Based on the definitions of functions  $px_{va}$  and  $bx_{va}$  the following holds:

 $va = px_{va}(va) \cdot PAGE\_SIZE + bx_{va}(va)$ 

The main data structure for address translation is a *page table* which resides in the processor memory. It is used to map, to translate, virtual page indices to physical page indices, where each translation is represented by a *page table entry* (pte). That is, the page table contains page table entries to support the address translation. The



Figure 2.1: Address Translation

| Component      | Notation         | Computation                             |
|----------------|------------------|-----------------------------------------|
| ppx            | $ppx_{PTE}(pte)$ | pte/PAGE_SIZE                           |
| valid bit      | $v_{PTE}(pte)$   | $pte/2^{11} \mod 2$                     |
| protected bit  | $p_{PTE}(pte)$   | $pte/2^{10} \mod 2$                     |
| executable bit | $e_{PTE}(pte)$   | <i>pte</i> /2 <sup>9</sup> <b>mod</b> 2 |

Table 2.3: Extracting components from a page table entry

page table origin register  $c_{ASM}.spr[pto]^2$  and the virtual page index  $px_{va}(va)$  specify one page table entry. Formally, the page table entry in an assembly configuration  $c_{ASM}$ for a virtual address va is:

$$pte_{ASM}(c_{ASM}, va) \stackrel{\text{def}}{=} c_{ASM}.m_{word}(c_{ASM}.spr[pto] \cdot \mathsf{PAGE\_SIZE} + bx_{va}(va) \cdot 4)$$

Each page table entry is represented by a single word and it encodes: (i) physical page index, (ii) valid bit denoting whether the page resides in memory, (iii) protected bit indicating whether the page is allowed to be written, and (iv) executable bit denoting whether the page contains executable code. Table 2.3, taken from [Sta10], defines functions computing physical page index, valid bit, protected bit, and executable bit from the page table entry.

A physical page index combined with a byte index yields the complete *physical memory address* (Fig. 2.1 shows how a virtual address is translated to a physical one):

 $pma_{ASM}(c_{ASM}, va) \stackrel{\text{def}}{=} ppx_{PTE}(pte_{ASM}(c_{ASM}, va)) + bx_{va}(va)$  Physical Mem

#### Exceptions

The page table length register  $c_{ASM}.spr[ptl]$  is used to specify the amount of allocated virtual memory. In case the virtual address does not belong to the user memory address translation results in a *page table length exception* which is one of the supported

DEFINITION 2.9
 Page Table Entry

DEFINITION 2.10
 Physical Memory Address

<sup>&</sup>lt;sup>2</sup>The statement  $c_{ASM}.spr[pto] < 2^{20}$  is always true and it follows from the VAMP assembly semantics (cf. [Tsy09])

| i    | Name        | Meaning                    | Mask. | Ext. | Туре   |
|------|-------------|----------------------------|-------|------|--------|
| 0    | reset?      | Reset                      | No    | Yes  | Abort  |
| 1    | ill?        | Illegal instruction        | No    | No   | Abort  |
| 2    | imal?∨dmal? | Instr. / data misalignment | No    | No   | Abort  |
| 3    | pff?        | Page fault on fetch        | No    | No   | Repeat |
| 4    | pfls?       | Page fault on load/store   | No    | No   | Repeat |
| 5    | trap?       | Trap / System call         | No    | No   | Cont.  |
| 6    | ovf?        | Overflow                   | Yes   | No   | Cont.  |
| ≥ 12 | $eev_i$ ?   | Device interrupts          | Yes   | Yes  | Cont.  |

Table 2.4: Interrupts of VAMP Assembly

interrupts by VAMP assembly which we examine in the next section. Formally, in configuration  $c_{ASM}$  the page table length exception for a virtual address va is:

DEFINITION 2.11 ► Page-Table Length Exception

 $c_{ASM}.spr[ptl] < px_{va}(va)$  $ptlexcp_{ASM}?(c_{ASM})$ 

There are some situations when the translated address should not be used, either because invalid data was used for the translation, or the processor must forbid the attempted operation at this address. This happens if the memory which stores an instruction is not tagged as executable, or protected memory is accessed for writing, or even the page containing this address is not present in the physical memory. The next predicate tests whether a problem, namely interrupt, occurs during the address translation of a virtual address va in the assembly configuration  $c_{ASM}$ . Note that the flag is-mw indicates memory write access and the flag is-fetch indicates the instruction fetch:

DEFINITION 2.12 ► Virtual Address Translation Exception

 $ptlexcp_{ASM}?(c_{ASM}, va) \lor v_{PTE}(pte_{ASM}(c_{ASM}, va)) = 0 \\ \lor is fetch \land e_{PTE}(pte_{ASM}(c_{ASM}, va)) = 0$  $\lor$  is-mw  $\land$   $p_{PTE}(pte_{ASM}(c_{ASM}, va)) = 1$  $translexcp_{ASM}$ ? $(c_{ASM}, va, is-mw, is-fetch)$ 

### 2.3.2 Interrupts

VAMP Assembly computations could be broken by interrupt signals numbered with indices from zero to thirty one. Table 2.4 depicts interrupts supported by the VAMP assembly model and they are classified according to the following criteria: (i) maskable or not maskable, (ii) internal or external, and (iii) of repeat, continue, or abort type. Maskable interrupts can be ignored under software control. If an interrupt signal arrives during the execution of some instruction *i* and it is of repeat type, then the instruction *i* is repeated when the program execution is resumed. If the interrupt is a continue interrupt then the instruction that follows *i* in the program is executed after the interrupt handling. In the remaining case the program execution is aborted.

The *instruction misalignment* interrupt occurs if the delayed program counter is not word aligned.

DEFINITION 2.13 ► Instruction misalignment

 $\frac{c_{ASM}.dpc \text{ mod } 4 \neq 0}{imal?_{ASM}(c_{ASM})}$ 

The *page fault on fetch* happens in the user mode whenever the address translation of the current instruction to be fetched cannot be done:

$$\frac{\neg imal?_{ASM}(c_{ASM})}{pff?_{ASM}(c_{ASM})} \xrightarrow{\tau sys-mode_{ASM}?(c_{ASM})} translexcp_{ASM}?(c_{ASM}, c_{ASM}.dpc, \mathsf{F}, \mathsf{T}) \xrightarrow{\P} \begin{array}{c} \mathsf{DEFINITION} \ 2.14 \\ \mathsf{Page} \ \mathsf{Fault} \ \mathsf{On} \ \mathsf{Fetch} \end{array}$$

The illegal instruction interrupt is triggered if the current instruction cannot be decoded or it is an unprivileged one. An instruction is unprivileged in case the instruction is one of the following instructions: movi2s, movs2i, or rfe, and it is executed in the user mode.

| $\neg imal?_{ASM}(c_{ASM}) \qquad \neg translexcp_{ASM}?(c_{ASM}, c_{ASM}.dpc, F, T) (\neg decodable(c_{ASM}.m_{word}(c_{ASM}.dpc)) \lor \neg sys-mode_{ASM}?(c_{ASM}) \longrightarrow (\neg instr-rfo?(c_{ASM}) \lor \neg instr-movsi??(c_{ASM}) \lor \neg instr-movsi??(c_{ASM})))$ | Illegal Instruction |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| $\frac{((IIISII) f(C(ASM)) + (IIISII) (IIICASM)}{(III)^{2} ASM}$                                                                                                                                                                                                                      |                     |

The data misalignment exceptions is raised if the effective address of the current instruction accessing memory is not word aligned. The function ea computing the effective address will be defined in Section 2.3.4.

$$\neg imal?_{ASM}(c_{ASM}) \qquad \neg translexcp_{ASM}?(c_{ASM}, ea(c_{ASM}), instr-sw?(c_{ASM}), F) \\ \neg ill?_{ASM}(c_{ASM}) \qquad \neg (ls-w?(instr(c_{ASM})) \longrightarrow ea(c_{ASM}) \mod 4 = 0) \\ dmal?_{ASM}(c_{ASM}) \qquad dmal?_{ASM}(c_{ASM})$$

The page fault on load/store is similar to the page fault on fetch, but here the effective address of the load/store instruction is examined:

$$\frac{\neg dmal?_{ASM}(c_{ASM}) \quad \neg sys-mode_{ASM}?(c_{ASM}) \quad instr-mem?(c_{ASM})}{translexcp_{ASM}?(c_{ASM}, ea(c_{ASM}), instr-sw?(c_{ASM}), \mathsf{F})} \\ \frac{pfls?_{ASM}(c_{ASM})}{pfls?_{ASM}(c_{ASM})}$$

The *trap* interrupt occurs whenever the instruction trap is executed.

$$\neg imal?_{ASM}(c_{ASM}) \qquad \neg translexcp_{ASM}?(c_{ASM}, c_{ASM}.dpc, \mathsf{F}, \mathsf{T}) \\ \neg ill?_{ASM}(c_{ASM}) \qquad instr-trap?(c_{ASM})$$

 $trap?_{ASM}(c_{ASM})$ 

Remark: Since we do not use instructions which could cause an overflow we just avoid overflow interrupts.

### 2.3.3 Interrupt Mechanism

So far we defined predicates indicating particular interrupts that may occur during the execution in an assembly configuration  $c_{ASM}$ . At this point we want to stress our assembly model is used in the environment without any external devices. That means, we consider a single external interrupt like reset. Here we define the JISR (Jump to Interrupt Service Routine) signal indicating that there is an interrupt to be handled by the interrupt mechanism.

DEFINITION 2 16

 DEFINITION 2.17 Page Fault On Load/Store

DEFINITION 2.18 Trap Interrupt

Interrupt signals raised in the configuration  $c_{ASM}$  are collected in the cause function  $ca(c_{ASM})$ .<sup>3</sup> DEFINITION 2.19 ► def + + +  $ca(c_{ASM})$  $2^1 \cdot bool2nat(ill?_{ASM}(c_{ASM}))$ Cause Vector  $2^{2} \cdot bool2nat(mar?_{ASM}(c_{ASM})) \vee dmar?_{ASM}(c_{ASM}))$   $2^{3} \cdot bool2nat(pff?_{ASM}(c_{ASM}))$   $2^{4} \cdot bool2nat(pfls?_{ASM}(c_{ASM}))$  $2^5 \cdot bool2nat(trap?_{ASM}(c_{ASM})).$ At this place we introduce the predicate  $repeat?(c_{ASM})$  indicating that an interrupt is of repeat type. DEFINITION 2.20 ►  $pff?_{ASM}(c_{ASM}) \lor pfls?_{ASM}(c_{ASM})$ Is Interrupt of Repeat Type?  $\neg (ill?_{ASM}(c_{ASM}) \lor imal?_{ASM}(c_{ASM}) \lor dmal?_{ASM}(c_{ASM}))$  $repeat?(c_{ASM})$ Since we do not consider maskable interrupts the definition of a function which returns the masked cause vector is equal to the definition of the function computing cause vector.  $mca(c_{ASM}) \stackrel{\text{def}}{=} ca(c_{ASM})$ DEFINITION 2.21 ► Masked Cause Vector If  $mca(c_{ASM})$  is greater than zero, then the JISR signal  $jisr(c_{ASM})$  is activated. DEFINITION 2.22 ►  $\frac{0 < mca(c_{ASM})}{jisr(c_{ASM})}$ JISR Signal Jump To Interrupt Service Routine Now we define the function  $exec_{iisr} :: C_{ASM} \mapsto C_{ASM}$ 

which prepares the assembly machine  $c_{ASM}$  for the execution of an *interrupt service routine* (ISR) that resides at address 0 in memory.

DEFINITION 2.23 ► JISR Semantics

The function  $exec_{jisr}(c_{ASM})$  yields an updated VAMP assembly configuration  $c'_{ASM}$ . The program counters of  $c'_{ASM}$  point to the ISR start address.

 $exec_{jisr}(c_{ASM}) \stackrel{\text{def}}{=} c'_{ASM}$ 

$$\begin{array}{rcl} c_{ASM}^{\prime}.dpc &=& 0\\ c_{ASM}^{\prime}.pc &=& 4 \end{array}$$

The program counters as well as the status and mode registers are saved in the corresponding exceptional registers:

| c' <sub>ASM</sub> .spr.[edpc] | = | $c_{ASM}.dpc$             |
|-------------------------------|---|---------------------------|
| $c'_{ASM}.spr[epc]$           | = | $c_{ASM}.pc$              |
| $c'_{ASM}$ .spr[esr]          | = | c <sub>ASM</sub> .spr[sr] |
| $c'_{ASM}$ .spr[emode]        | = | $c_{ASM}.spr[mode]$       |

<sup>&</sup>lt;sup>3</sup>Since we do not consider maskable interrupts, like overflow and external interrupts from devices, we omitted the second parameter to the function *ca* representing external interrupts vector. For the complete definition refer to [Tsy09]

The exceptional cause register *eca* is set to the masked interrupt cause:

$$c'_{ASM}.spr[eca] = mca(c_{ASM}, eev)$$

The exceptional data register *edata* has the following value as it is defined below:

- the delayed program counter in case of a page fault interrupt on fetch,
- the load/store effective address in case of an interrupt on load/store,
- the immediate constant in case of a trap instruction, and
- zero in all other cases.

Formally,

$$c'_{ASM}.spr[edata] \stackrel{\text{def}}{=} edata(c_{ASM}) \stackrel{\text{def}}{=}$$

|   | $(c_{ASM}.dpc$             | if $imal?_{ASM}(c_{ASM}) \lor pff?_{ASM}(c_{ASM})$ |
|---|----------------------------|----------------------------------------------------|
|   | $ea(c_{ASM})$              | if <i>instr-mem</i> ?( $c_{ASM}$ )                 |
| ١ | $i2n(imm(instr(c_{ASM})))$ | if <i>instr-trap</i> ?( $c_{ASM}$ )                |
|   | 0                          | otherwise                                          |

The mode and status registers are set to zero, i.e. the assembly machine  $c'_{ASM}$ operates in system mode and all interrupts are masked. Formally,

 $\begin{array}{lll} c'_{ASM}.spr[mode] &=& 0\\ c'_{ASM}.spr[sr] &=& 0. \end{array}$ 

Return From Exception The last instruction to be executed in the ISR must be rfe (return from exception). This instruction restores the content of saved registers at JISR from exceptional registers. Formally,

#### 2.3.4 Transitions Without Interrupts

The execution semantics of VAMP assembly without interrupts is given by the transition function  $\delta_{ASM}^{woi}$  ::  $C_{ASM} \mapsto C_{ASM}$  which yields for a configuration  $c_{ASM}$  the next state  $c'_{ASM} = \delta^{woi}_{ASM}(c_{ASM}) = exec_{instr}(c_{ASM}, instr(c_{ASM}))$ , where the function

 $exec_{instr} :: C_{ASM} \times Instr \mapsto C_{ASM}$ 

defines the effect of a single instruction execution on the assembly configuration (cf. Without Interrupt Sec 3.2.6 in [Tsy09]).

The definition of *exec*<sub>instr</sub> splits cases depending on the instruction to be executed. We will specify the case for executing the load word instruction 1w in system mode as well as in user mode. The semantics for the remaining instructions is presented in [Tsy09].

 DEFINITION 2.25 Instruction Execution

 DEFINITION 2.24 **RFE Semantics** 

The effective address  $ea(c_{ASM})$  of load/store instructions is computed as the sum of the content of the source register one  $(c_{ASM}.gpr[rs_1(c_{ASM})])$  and the immediate constant  $(imm(c_{ASM}))$ .

DEFINITION 2.26 
Fffective Address

 $ea(c_{ASM}) \stackrel{\text{def}}{=} (c_{ASM}.gpr[rs_1(c_{ASM})] + imm(c_{ASM})) \mod 2^{32}.$ 

The effect of the execution of the load word instruction lw is that the destination register  $c_{ASM}.gpr[rd(c_{ASM})]$  is updated with the content of memory cell at the translated (or non-translated) effective address  $ea_{mode}(c_{ASM})$ . Also, program counters are updated correspondingly.

 $exec_{instr}(c_{ASM}, 1w \ rd \ rs \ imm) = c'_{ASM}$ 

where the updated VAMP assembly configuration  $c'_{ASM}$  differs from the original one  $c_{ASM}$  in the following components:

 $\begin{array}{ll} c'_{ASM} \cdot gpr[rd(c_{ASM})] &= c_{ASM} \cdot m_{word}(ea_{mode}(c_{ASM}))\\ c'_{ASM} \cdot dpc &= c_{ASM} \cdot pc\\ c'_{ASM} \cdot pc &= (c_{ASM} \cdot pc + 4) \ \mathbf{mod} \ 2^{32} \end{array}$ 

where the memory address  $ea_{mode}$  depends on the mode the assembly machine  $c_{ASM}$  is running in:

DEFINITION 2.28 
Translated Effective Address

 $ea_{mode}(c_{ASM}) = \begin{cases} ea(c_{ASM}) & \text{if } sys\text{-mode}_{ASM}?(c_{ASM}) \\ pma_{ASM}(c_{ASM}, ea(c_{ASM})) & \text{otherwise} \end{cases}$ 

### 2.3.5 Transitions

The transition system of VAMP assembly is given by the next-step function  $\delta_{ASM} :: C_{ASM} \mapsto C_{ASM}$ . The definition of the transition function  $\delta_{ASM}$  splits cases depending on interrupts. In case there is no interrupt we apply the semantics of the assembly next step function without interrupts  $\delta_{ASM}^{woi}$ . If there is an interrupt, then we make cases distinction on type of the interrupt.

$$\delta_{\text{ASM}}(c_{ASM}) = \begin{cases} exec_{\text{jisr}}(c_{ASM}) & \text{if } jisr(c_{ASM}) \land repeat?(c_{ASM}) \\ exec_{\text{jisr}}(\delta_{\text{ASM}}^{woi}(c_{ASM})) & \text{if } jisr(c_{ASM}) \land \neg repeat?(c_{ASM}) \\ \delta_{\text{ASM}}^{woi}(c_{ASM}) & \text{otherwise} \end{cases}$$

Several assembly steps are done by the function  $\delta_{ASM}^n$ , which is defined by induction on *n*:

$$\begin{aligned} \delta^{0}_{\text{ASM}}(c_{\text{ASM}}) &= c_{\text{ASM}}, \\ \delta^{n}_{\text{ASM}}(c_{\text{ASM}}) &= \delta^{n-1}_{\text{ASM}}(\delta_{\text{ASM}}(c_{\text{ASM}})). \end{aligned}$$

DEFINITION 2.27 ► Load-Word Instruction Semantics



# VAMP Macro Assembly

In this section we present the high level VAMP assembly model, called VAMP macro assembly or  $\mu_{ASM}$ . This  $\mu_{ASM}$  model is an abstracted VAMP assembly. The reason of the abstraction is to have nice high-level control flow such that instead of using relative and absolute offsets for branch and jump instructions in VAMP assembly, we use labels and procedure names in  $\mu_{ASM}$ . Modeling procedure calls requires the introduction of a stack in  $\mu_{ASM}$ , where the stack is modeled explicitly. Having such a high level control flow simplifies the task of interfacing assembly with the model of a high level programming language like C and we indeed want to have such a nice interface which we present in Chapter 5. Since we have a new control flow in  $\mu_{ASM}$  we need to introduce new instructions which do: jump to labels, call procedures, etc. The VAMP macro assembly language does not support the complete set of macros that is typically supported by a macro assembly language can be easily extended with missing macros which implement loops, if-then-else statements, etc.

The way we want to proceed in this section is: (i) we present the semantics of the  $\mu_{ASM}$  model, (ii) we examine the macro assembling of a  $\mu_{ASM}$  program to VAMP assembly, and (iii) we state the correctness of the  $\mu_{ASM}$  assembler.

## 3.1 Semantics

We start the description of the  $\mu_{ASM}$  computation model with the introduction of instructions modeled in  $\mu_{ASM}$ .

#### 3.1.1 Instructions

The  $\mu_{ASM}$  instructions are modeled by inductive type  $\mathbb{S}_{\mu_{ASM}}$ . It is the union of constructors of the new  $\mu_{ASM}$  instructions introduced later on and the VAMP assembly instruction set modeled by inductive type *Instr* (introduced in Section 3.1.1 on page 17). Since we have a high level control flow in  $\mu_{ASM}$  in comparison to the VAMP as-

sembly we exclude all control instructions from *Instr*. The set of control instructions is presented in Table 2.2. So that we obtain a reduced VAMP assembly instructions set *Instr<sub>cut4µASM</sub>* defined as:

 $Instr_{cut4\mu_{ASM}} \stackrel{\text{def}}{=} Instr \setminus \{\text{control instructions}\}$ 

DEFINITION 3.1  $\blacktriangleright$ Supported VAMP assembly instructions in  $\mu_{ASM}$ 

As equivalent to VAMP assembly jump and branch instructions we introduced two new instructions changing the control flow within a procedure: local absolute jump goto and local absolute conditional jump ifnez r goto. There is only one possibility to have a non-local jump in  $\mu_{ASM}$ : a procedure call which is implemented by a new introduced instruction call. To read and to update parameters of a procedure new instructions lparam and sparam are introduced, respectively. To return from the procedure call we use a new instruction ret. Besides the instructions mentioned above there are another two new instructions: push and pop putting and taking away a word on and from stack, respectively. Below we list all instructions we model in  $\mu_{ASM}$ :

- $r, i \in \mathbb{N} \longrightarrow \texttt{lparam} \ r \ i \in \mathbb{S}_{\mu_{\text{ASM}}} \land \texttt{sparam} \ r \ i \in \mathbb{S}_{\mu_{\text{ASM}}}$
- $r \in \mathbb{N} \longrightarrow \text{push } r \in \mathbb{S}_{\mu_{\text{ASM}}} \land \text{pop } r \in \mathbb{S}_{\mu_{\text{ASM}}}$
- $P \in P_{name} \longrightarrow \text{call } P \in \mathbb{S}_{\mu_{ASM}}$ , where  $P_{name} \in S tring$
- $l \in \mathbb{N} \longrightarrow \text{goto } l \in \mathbb{S}_{\mu_{\text{ASM}}}$
- $r, l \in \mathbb{N} \longrightarrow ifnez \ r \text{ goto } l \in \mathbb{S}_{\mu_{ASM}}$
- $Instr_{cut4\mu_{ASM}} \in \mathbb{S}_{\mu_{ASM}}$

We introduced the set of instructions supported by  $\mu_{ASM}$ . At this point we want to stress that some of the introduced  $\mu_{ASM}$  instructions like 1param and sparam are present in order to have a clear separation between the implementation and semantics. These two instructions can be implemented by supported VAMP assembly instructions like sw and 1w in  $\mu_{ASM}$ . If we had implemented them using sw and 1w in  $\mu_{ASM}$ , then we would expose the stack layout. That is, exposing the implementation details that could differ depending on the underlying architecture and the implementation of a macro assembler itself. Definitely we do not want to expose the stack layout in the  $\mu_{ASM}$  semantics as it is only assembler(compiler) relevant.

Before we present the semantics of  $\mu_{ASM}$  instructions we first examine how a  $\mu_{ASM}$  program is defined and the definition of a  $\mu_{ASM}$  configuration.

#### 3.1.2 Program

A  $\mu_{\text{ASM}}$  program  $\pi_{\mu_{\text{ASM}}}$  is represented by a partial mapping of procedure names to procedure declarations. Also, such a mapping is called *procedure table*.

DEFINITION 3.2 ► µ<sub>ASM</sub> Program

$$Prog_{\mu_{\rm ASM}} \stackrel{\text{def}}{=} P_{name} \rightarrow ProcT$$

 $\mu_{ASM}$  procedure declarations are represented by record type *ProcT*. This record represents a declared procedure in a  $\mu_{ASM}$  program and it comprises three components: (i) the number of input arguments to the procedure (*npar*), (ii) the procedure body

(*body*), if the procedure is defined outside the  $\mu_{ASM}$  program, then it is declared as extern, and (iii) the list of register indices (*uses*), this list contains those GPR indices whose values should be saved on the procedure entry and restored at return from this procedure <sup>1</sup>.

$$ProcT \stackrel{\text{def}}{=} (npar :: \mathbb{N}, body :: \mathbb{S}^*_{\mu_{\text{ASM}}} \cup \{\texttt{extern}\}, uses :: \mathbb{N}^*)$$

As you might have noticed that some procedures can be declared as external ones. In the thesis we consider a single type of external procedures, namely external C procedure calls.

We introduce the predicate  $main?_{\mu_{ASM}} :: P_{name} \mapsto bool$  indicating whether a given  $\mu_{ASM}$  procedure name is main one in the  $\mu_{ASM}$  program. In any  $\mu_{ASM}$  program there is a single main procedure.

$$\frac{P = "\_start"}{main?_{\mu_{\rm ASM}}(P)}$$

#### 3.1.3 Configurations

A  $\mu_{\text{ASM}}$  machine state  $c_{\mu}$  is modeled by record type  $C_{\mu_{\text{ASM}}}$  which comprises a byte addressable memory ( $\mathcal{M}$ ), general and special register files (*gpr* and *spr*), and an abstract stack (*stack*) that can be in one of two states depending on whether the stack is created or not.

$$C_{\mu_{\text{ASM}}} = (\mathcal{M} :: \mathbb{N} \mapsto \mathbb{B}^8, gpr :: \mathbb{Z}^*, spr :: \mathbb{Z}^*, stack :: frame_{\mu}^* \cup frame_{\mu}^{no})$$

The components  $\mathcal{M}$ , *gpr* and *spr* have the same purpose as in the VAMP assembly assembly configuration, the only new component is *stack* which is represented either by a list of abstract  $\mu_{ASM}$  stack frames or by no-stack. If the stack exists, i.e., represented as a list of stack frames, then each stack frame from the stack corresponds to a call to a procedure which has not yet returned, i.e. not terminated with a return instruction. A stack frame contains information which describes a procedure execution context in terms of the procedure name (*p*) and the location counter (*loc*) indicating the instruction that should be executed as next one in this procedure. So stack frames are added and removed only at procedure calls' entries and returns. The  $\mu_{ASM}$  stack frame is modeled by record type  $frame_u$ :

 $frame_{\mu} \stackrel{\text{def}}{=} (p :: P_{name}, loc :: \mathbb{N}, pars :: \mathbb{Z}^*, saved :: \mathbb{Z}^*, lifo :: \mathbb{Z}^*)$ 

which comprises the following components:

- *p* is the name of a procedure the stack frame corresponds to,
- *loc* is the location of the current instruction in the body of a procedure,
- *pars* is a list of parameters passed to a procedure,
- *saved* is a list of values. It serves as a container for data to be preserved during procedure execution. It is used to store values of those GPRs whose indices are present in the *uses* component of the declaration of a procedure.

DEFINITION 3.3

 µ<sub>ASM</sub> Procedure Declaration

 DEFINITION 3.4 Is main µ<sub>ASM</sub> procedure?

■ DEFINITION 3.5
 µ<sub>ASM</sub> Configuration

DEFINITION 3.6

 µ<sub>ASM</sub> Stack Frame

<sup>&</sup>lt;sup>1</sup>Originally the name of *uses* comes from Microsoft Macro Assembler (MASM) and it is used as described (cf. [Cor])



Figure 3.1:  $\mu_{ASM}$  Stack Frame (Without Control Components)

• *lifo* is a list of integers representing a *last in, first out* (LIFO) data structure. "By definition, in a LIFO structured linear list, elements can be added or taken off from only one end, called the "top"" ( [Lip86]). The last element to be placed on top is also the first to be taken off the top. The lifo component is used to store temporaries and for passing input parameters to a call to a procedure.

No-stack is modeled by record  $frame_{\mu}^{no}$  that comprises two components p and loc modeling the control flow.

$$frame_{\mu}^{no} \stackrel{\text{def}}{=} (p :: P_{name}, loc :: \mathbb{N})$$

We introduce the function  $top :: C_{\mu_{ASM}} \mapsto \mathbb{N}$  returns the index of the top-most stack frame in the configuration  $c_{\mu}$ :

$$top(c_{\mu}) \stackrel{\text{def}}{=} |c_{\mu}.stack| - 1$$

The predicate *is\_stack* indicates whether the stack of a given  $\mu_{ASM}$  configuration exists or not:

DEFINITION 3.7 ►

DEFINITION 3.8 ► Top Most Stack Frame Index

 $\mu_{\rm ASM}$  No-Stack

DEFINITION 3.10 ► Is Last Statement?

 $\frac{|\pi_{\mu_{\text{ASM}}}(p).body| - 1 = loc}{last?_{\mu}(loc, p, \pi_{\mu_{\text{ASM}}})}$ 

We introduce a few shorthands for the top stack frame and no-stack as well as for components of the top-most stack frame and no-stack of the  $\mu_{ASM}$  configuration  $c_{\mu}$ .

• 
$$c_{\mu}.stack_{top} = \begin{cases} c_{\mu}.stack & \text{if } \neg is\_stack(c_{\mu}) \\ c_{\mu}.stack[top(c_{\mu})] & \text{otherwise} \end{cases}$$

•  $c_{\mu}.p_{top} = c_{\mu}.stack_{top}.p$ 

 $\mu_{\rm ASM}$  procedure P.

- $c_{\mu}.loc_{top} = c_{\mu}.stack_{top}.loc$
- $c_{\mu}.pars_{top} = c_{\mu}.stack_{top}.pars$

$$\frac{c_{\mu}.stack \notin frame_{\mu}^{no}}{is\_stack(c_{\mu})}$$

$$\frac{c_{\mu}.stack \notin \int rame_{\mu}}{is\_stack(c_{\mu})}$$

The predicate  $last?_{\mu} :: \mathbb{N} \times P_{name} \times Prog_{\mu_{ASM}} \mapsto \mathbb{B}$  indicates whether the  $\mu_{ASM}$ statement indicated by a given location loc is the last statement in the body of the

$$\frac{c_{\mu}.stack \notin fram}{is\_stack(c_{\mu})}$$

$$\frac{c_{\mu}.stack \notin \int rame_{\mu}}{is\_stack(c_{\mu})}$$

- $c_{\mu}.saved_{top} = c_{\mu}.stack_{top}.saved$
- $c_{\mu}.lifo_{top} = c_{\mu}.stack_{top}.lifo$

Since we cannot return from the first stack frame in the  $\mu_{ASM}$  semantics (at least it is not modeled) it is required that parameters and saved components of the first stack frame of the stack of a given  $\mu_{\rm ASM}$  machine  $c_{\mu}$  are empty. This and the other well-formedness requirements over  $\mu_{ASM}$  configurations are stated by means of the following predicate:

> $\begin{aligned} |c_{\mu}.gpr| &= 32 \qquad |c_{\mu}.spr| = 32 \\ \forall i < 32. \ c_{\mu}.gpr[i] \in \mathbb{Z}_{32} \land c_{\mu}.spr[i] \in \mathbb{Z}_{32} \\ is\_stack(c_{\mu}) \longrightarrow c_{\mu}.stack[0].pars = [] \land c_{\mu}.stack[0].saved = [] \end{aligned}$  $valid_{\mu_{\rm ASM}}(c_{\mu})$

We introduce the predicate *are\_sregs\_set\_up* which indicates that the stack registers (sp and bp from Table 3.1) of a given VAMP assembly machine  $c_{ASM}$  are initialized. It is the case if and only if the content of stack registers equals the constant STACK\_BASE\_ADR which denotes the stack base address.

$$\frac{c_{ASM}.gpr[sp] = c_{ASM}.gpr[bp] = \text{STACK}\_\text{BASE}\_\text{ADR}}{are\_sregs\_set\_up(c_{ASM})}$$
Are Stack Registers Set Up?

We indicate the emptiness of the stack of a given  $\mu_{ASM}$  machine  $c_{\mu}$  if its stack has a single stack frame whose lifo is empty.

$$\frac{top(c_{\mu}) = 0 \qquad c_{\mu}.stack[0].lifo = [] \qquad is\_stack(c_{\mu})}{is\_empty\_stack(c_{\mu})}$$

The current instruction to be executed by a given  $\mu_{ASM}$  machine running a given *C-IL* program is returned by the function defined below:

$$instr_{curr} :: C_{\mu_{\text{ASM}}} \times Prog_{\mu_{\text{ASM}}} \mapsto \mathbb{S}_{\mu_{\text{ASM}}}$$
$$instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) \stackrel{\text{def}}{=} \pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{top}).body[c_{\mu}.loc_{top}]$$

Further, we define a few functions updating the state of a given  $\mu_{ASM}$  machine. The function  $inc_{loc} :: C_{\mu_{ASM}} \mapsto C_{\mu_{ASM}}$  increments the location counter of the top stack frame or no-stack of a given  $\mu_{ASM}$  configuration  $c_{\mu}$ :

$$inc_{loc}(c_{\mu}) \stackrel{\text{def}}{=} \\ \begin{cases} c_{\mu}[stack := c_{\mu}.stack[loc := c_{\mu}.loc_{top} + 1]] & \text{if } \neg is\_stack(c_{\mu}) \\ c_{\mu}[stack := \mathbf{hd}(c_{\mu}.stack)[loc := c_{\mu}.loc_{top} + 1]] \circ \mathbf{tl}(c_{\mu}.stack)] & \text{otherwise} \end{cases}$$

The function  $set_{loc} :: C_{\mu_{ASM}} \times \mathbb{N} \mapsto C_{\mu_{ASM}}$  sets the location of the top stack frame of a given configuration  $c_{\mu}$  to a given location *l*:

$$set_{loc}(c_{\mu}, l) \stackrel{\text{def}}{=}$$

#### DEFINITION 3.11 Valid $\mu_{ASM}$ Configuration

DEFINITION 3.12

- DEFINITION 3.13
- DEFINITION 3.14 Current Instruction

$$\begin{cases} c_{\mu}[stack := c_{\mu}.stack[loc := l]] & \text{if } \neg is\_stack(c_{\mu}) \\ c_{\mu}[stack := \mathbf{hd}(c_{\mu}.stack)[loc := l] \circ \mathbf{tl}(c_{\mu}.stack)] & \text{otherwise} \end{cases}$$

The function  $drop_{frame} :: C_{\mu_{ASM}} \mapsto C_{\mu_{ASM}}$  removes the top stack frame in a given  $\mu_{ASM}$  configuration  $c_{\mu}$ :

 $drop_{frame}(c_{\mu}) \stackrel{\text{def}}{=} c_{\mu}[stack := \mathbf{tl}(c_{\mu}.stack)].$ 

The function  $set_{pars} :: C_{\mu_{ASM}} \times \mathbb{N} \times \mathbb{N} \mapsto C_{\mu_{ASM}}$  updates the *i*-th parameter of the top stack frame of a given  $\mu_{ASM}$  machine  $c_{\mu}$  by a given value *v*:

$$set_{pars}(c_{\mu}, i, v) \stackrel{\text{uc}}{=}$$

 $c_{\mu}[stack := \mathbf{hd}(c_{\mu}.stack)[pars := pars_{top}[i := v]] \circ \mathbf{tl}(c_{\mu}.stack)].$ 

The function  $put_{lifo} :: C_{\mu_{ASM}} \times \mathbb{N}^* \mapsto C_{\mu_{ASM}}$  puts on top of the lifo of the top stack frame of a given configuration  $c_{\mu}$  a given list of integer values *l*:

$$put_{lifo}(c_{\mu}, l) \stackrel{\text{def}}{=}$$

 $c_{\mu}[stack := \mathbf{hd}(c_{\mu}.stack)[lifo := l \circ c_{\mu}.lifo_{top}] \circ \mathbf{tl}(c_{\mu}.stack)].$ 

The function  $drop_{lifo} :: C_{\mu_{ASM}} \mapsto C_{\mu_{ASM}}$  removes the *n* top elements from the lifo of the top stack frame of a given configuration  $c_{\mu}$ :

$$drop_{lifo}(c_{\mu}, n) \stackrel{\text{def}}{=}$$

 $c_{\mu}[stack := \mathbf{hd}(c_{\mu}.stack)[lifo := \mathbf{drop}(c_{\mu}.lifo_{top}, n)] \circ \mathbf{tl}(c_{\mu}.stack)].$ 

The function *setup\_sregs* ::  $C_{\mu_{ASM}} \mapsto C_{\mu_{ASM}}$  sets up the stack registers to the stack base address:

DEFINITION 3.15 
Set Up Stack Registers

```
setup\_sregs(c_{\mu}) \stackrel{\text{def}}{=} c_{\mu}[gpr := c_{\mu}.gpr \begin{bmatrix} bp := STACK\_BASE\_ADR, \\ sp := STACK\_BASE\_ADR \end{bmatrix}]
```

In order to examine the semantics of  $\mu_{ASM}$  instructions there is still a convention to be discussed, called *compiler calling convention*.

#### 3.1.4 Compiler Calling Convention

The *compiler calling convention* describes the interface between the caller and the callee, namely: (i) how parameters are passed from the caller to the callee (placed in registers, pushed on the stack, or a mix of both), (ii) how a result is returned from the callee to the caller, and (iii) who is responsible for cleaning up the stack from parameters after a procedure call. The  $\mu_{ASM}$  compiler calling convention consists of the following rules:

1. The first four input parameters are passed through GPRs  $i_0, \ldots, i_3$  (Table 3.1)

-

| Alias | Index                  | Usage                    |
|-------|------------------------|--------------------------|
| 0     | zero                   | always zero              |
| 1 13  | $t_0 \dots t_{12}$     | temporary                |
| 14    | rv                     | return value             |
| 15 18 | $i_0 \dots i_3$        | input arguments          |
| 19 28 | $t_{13} \dots t_{22}$  | temporary                |
| 29    | sp                     | stack pointer            |
| 30    | bp                     | stack frame base pointer |
| 31    | <i>t</i> <sub>23</sub> | temporary                |

Table 3.1: Special Usage of GPRs

before the call instruction is executed,

- Caller does not expect to have the same values in those registers after callee returns.
- 2. The rest of input parameters, if existent at all, is passed on the lifo of the caller's stack frame in right-to-left order before the call instruction is executed, i.e. a parameter with the lowest index is on the top of the lifo and a parameter with the highest index is put first on the lifo,
  - Moreover, we reserve a space on the lifo for parameters passed in GPRs. It is done for two main reasons: (i) if callee wants to call a procedure, then it should save values of these parameters to the reserved space on the lifo, and (ii) if callee ran out of available GPRs.
- 3. Callee passes a return value to caller in GPR rv (Table 3.1),
- 4. Callee is responsible for cleaning up the stack from parameters.

In the thesis we refer to this compiler calling convention as *CCL* and to rules of *CCL* as *CCL*.1, *CCL*.2, *CCL*.3 and *CCL*.4.

#### 3.1.5 Transition Function

The transition function

$$\delta_{\mu_{\rm ASM}} :: C_{\mu_{\rm ASM}} \times Prog_{\mu_{\rm ASM}} \mapsto C_{\mu_{\rm ASM}} \bot$$

of the  $\mu_{\text{ASM}}$  semantics maps, with respect to a program  $\pi_{\mu_{\text{ASM}}}$ , a configuration  $c_{\mu}$  to its successor  $c'_{\mu}$ , such that  $\lfloor c'_{\mu} \rfloor = \delta_{\mu_{\text{ASM}}}(c_{\mu}, \pi_{\mu_{\text{ASM}}})$  or, in case of an error to  $\bot$  (i.e. the execution got stuck). At some places we write

$$\pi_{\mu_{\rm ASM}} \vdash c_{\mu} \to_{\mu_{\rm ASM}} \lfloor c'_{\mu} \rfloor$$

to denote  $\delta_{\mu_{\text{ASM}}}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \lfloor c'_{\mu} \rfloor$ .

The transition function is defined by induction on the  $\mu_{ASM}$  instruction constructor type of the current statement to be executed. We split the  $\mu_{ASM}$  instructions by their functionality into four groups: (i) VAMP assembly, (ii) goto, (iii) load and store parameters, and (iv) stack - instructions. For instructions from the group (i) we apply the semantics of the assembly next step function without interrupt *exec*<sub>instr</sub> which was introduced in Section 2.3.4.

#### Vamp Assembly Instructions

If the current instruction to be executed by the  $\mu_{ASM}$  machine is of VAMP assembly type and it does not modify the content of the stack pointer and base pointer registers (i.e. the return destination register of this instruction is neither sp nor bp (cf. Table 3.1)), and it does not read stack registers when the stack of the  $\mu_{ASM}$  machine is set up, then we simply apply the VAMP assembly semantics over a VAMP assembly machine constructed from the  $\mu_{ASM}$  machine and map changes done at VAMP assembly level back to  $\mu_{ASM}$  level. Program counters of the constructed VAMP assembly machine have arbitrary values as VAMP assembly instructions we model in  $\mu_{ASM}$  do not change the control flow. Also, after applying the VAMP assembly semantics the location counter of the top stack frame is increased so that it points to the next instruction to be executed at the next  $\mu_{\text{ASM}}$  step.

| DEFINITION 3.16 $\blacktriangleright$<br>$\mu_{ASM}$ Semantics For VAMP | $I = instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) \qquad I \in Instr_{cut4\mu_{\text{ASM}}} \qquad \neg (rd(I) \in \{sp, bp\}$   |
|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Assembly Instructions                                                   | $rs_1(I) \in \{sp, bp\} \lor rs_2(I) \in \{sp, bp\} \longrightarrow \neg is\_stack(c_\mu)$                                        |
|                                                                         | $c_{ASM} = exec_{instr}((A, A, c_{\mu}.gpr, c_{\mu}.spr, c_{\mu}.\mathcal{M}), I)$                                                |
|                                                                         | $\begin{bmatrix} \mathcal{M} & := c_{ASM}.\mathcal{M}, \end{bmatrix}$                                                             |
|                                                                         | $\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \lfloor inc_{loc}(c_{\mu}) \mid gpr := c_{ASM}.gpr, \mid ]$ |
|                                                                         | $spr := c_{ASM}.spr$                                                                                                              |

However, there is a software condition stating that this VAMP assembly instruction must not write in a memory region where the stack resides. In the  $\mu_{ASM}$  semantics we do not know where the stack resides in memory, but we know it when a  $\mu_{ASM}$ program gets assembled. Thus, we state this software condition as a precondition to a  $\mu_{\rm ASM}$  program in Section 3.3.3 in which we will talk about the correctness of the  $\mu_{\rm ASM}$ assembler.

In case the execution of the VAMP assembly instruction modeled in  $\mu_{ASM}$  accesses (either reads or writes) the content of one of the stack registers we distinguish on whether the stack of the  $\mu_{\text{ASM}}$  machine

• was not set up before executing this instruction. Here we consider the write case. If the content of stack registers indicates that the stack is set up after executing this instruction, then the no-stack of a  $\mu_{ASM}$  configuration is substituted by the corresponding empty stack. This stack frame is constructed based on the no-stack in the following way: (i) the procedure name is the same as in the no-stack, (ii) the location counter contains the location counter of the no-stack incremented by 1, (iii) the rest of components of the stack frame are left empty.

| DEFINITION 3.17 ►<br>µ <sub>ASM</sub> Semantics For VAMP<br>Stack Set-Up | $I = instr_{curr}(c_{\mu}, \pi_{\mu_{ASM}}) \qquad I \in Instr_{cut4\mu_{ASM}} \\ rd(I) \in \{sp, bp\} \qquad \neg is\_stack(c_{\mu}) \\ c_{ASM} = exec_{instr}((A, A, c_{\mu}.gpr, c_{\mu}.spr, c_{\mu}.\mathcal{M}), I) \\ are\_sregs\_set\_up(c_{ASM})$ |
|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                                                                        | $\begin{bmatrix} \mathcal{M} & := c_{ASM}.\mathcal{M}, \\ c_{DT} & := c_{ASM}.\mathcal{M}, \end{bmatrix}$                                                                                                                                                  |

| $\pi_{\mu_{\rm ASM}} \vdash c_{\mu} \to_{\mu_{\rm ASM}} \lfloor c_{\mu}$ | $\int \mathcal{M}$ | $:= c_{ASM}.\mathcal{M},$                                   | ] |
|--------------------------------------------------------------------------|--------------------|-------------------------------------------------------------|---|
|                                                                          | gpr                | $:= c_{ASM}.gpr,$                                           |   |
|                                                                          | spr                | $:= c_{ASM}.spr,$                                           | μ |
|                                                                          | stack              | $:= [(c_{\mu}.p_{top}, c_{\mu}.loc_{top} + 1, [], [], [])]$ | ] |

Here we want to stress that after performing the rule presented above the stack registers are still present in the  $\mu_{ASM}$  configuration with the set up stack. In the  $\mu_{ASM}$  semantics any try to access them when the stack is set up and not empty yields the execution of an instruction performing this access to an error state. In this way we keep the stack registers "invisible" artificially in the  $\mu_{ASM}$  semantics when the stack of a  $\mu_{ASM}$  machine  $c_{\mu}$  being executed is set up and not empty. But it is possible to access the stack registers when the stack is set up and empty. In this situation we can simply construct the corresponding  $\mu_{ASM}$  machine with no-stack and with set up stack registers. If two  $\mu_{ASM}$  machines  $c_{\mu}^1$  and  $c_{\mu}^2$  have different type of stacks, i.e. one has a set up stack which is empty and another has no-stack, then we call them semantically equivalent machines if and only if the following conditions hold:

$$\begin{split} \neg is\_stack(c_{\mu}^{1}) \wedge is\_stack(c_{\mu}^{2}) \wedge is\_empty\_stack(c_{\mu}^{2}) \wedge \\ c_{\mu}^{1}.gpr = setup\_sregs(c_{\mu}^{2}).gpr \wedge c_{\mu}^{1}.spr = c_{\mu}^{2}.spr \wedge c_{\mu}^{1}.\mathcal{M} = c_{\mu}^{2}.\mathcal{M} \end{split}$$

- was set up and it is empty before executing this instruction. Before applying the VAMP assembly semantics to a given  $\mu_{ASM}$  machine  $c_{\mu}$  we set its stack registers to stack base address. Here we consider two cases whether the content of stack registers still indicates that the stack is set up after executing this instruction or not:
  - a) If the content of these registers indicates that the stack is set up, i.e. their content is the same as it was before executing the instruction, then the  $\mu_{ASM}$  machine still has the set up stack. The reader might wonder why me map changes done at the assembly level back to the  $\mu_{ASM}$  level: it could be that the executed instruction read one of stack registers and saved it in either GPRs, SPRs or memory.

$$\begin{split} I &= instr_{curr}(c_{\mu}, \pi_{\mu_{\rm ASM}}) \qquad I \in Instr_{cut4\mu_{\rm ASM}} \\ rd(I) &\in \{sp, bp\} \lor rs_1(I) \in \{sp, bp\} \lor rs_2(I) \in \{sp, bp\} \\ is\_stack(c_{\mu}) \qquad is\_empty\_stack(c_{\mu}) \\ c'_{\mu} &= setup\_sregs(c_{\mu}) \\ c_{ASM} &= exec_{instr}((\mathsf{A}, \mathsf{A}, c'_{\mu}.gpr, c'_{\mu}.spr, c'_{\mu}.\mathcal{M}), I) \\ are\_sregs\_set\_up(c_{ASM}) \\ \hline \\ \pi_{\mu_{\rm ASM}} \vdash c_{\mu} \rightarrow_{\mu_{\rm ASM}} \lfloor c_{\mu} \begin{bmatrix} \mathcal{M} &:= c_{ASM}.\mathcal{M}, \\ gpr &:= c_{ASM}.gpr, \\ spr &:= c_{ASM}.spr, \\ stack &:= [(c_{\mu}.p_{top}, c_{\mu}.loc_{top} + 1, [], [], [])] \end{bmatrix} \end{split}$$

◄ DEFINITION 3.18 µ<sub>ASM</sub> Semantics For VAMP Stack Register Update
From Empty Stack To Empty Stack

1

b) If the content of these registers does not indicate that the stack is set up, then the empty stack of  $\mu_{ASM}$  machine is substituted by the corresponding no-stack with the incremented location counter.

DEFINITION 3.19 ► µ<sub>ASM</sub> Semantics For VAMP Stack Register Update From Empty Stack To No-Stack

| $I = instr_{curr}(c_{\mu}$                                                | $(\pi_{\mu_{\rm ASM}})$ | $I \in Instr_{cut4\mu_{ASM}}$                    |    |
|---------------------------------------------------------------------------|-------------------------|--------------------------------------------------|----|
| $rd(I) \in \{sp, bp\} \lor r$                                             | $s_1(I) \in \{$         | $sp, bp\} \lor rs_2(I) \in \{sp, bp\}$           |    |
| $is\_stack(c_{\mu}$                                                       | i) is                   | $_empty_stack(c_{\mu})$                          |    |
| se                                                                        | tup_sreg                | $gs(c_{\mu},c_{\mu}')$                           |    |
| $c_{ASM} = exec_{instr}$                                                  | ((A,A,c))               | $'_{u}.gpr, c'_{u}.spr, c'_{u}.\mathcal{M}), I)$ |    |
| ¬are.                                                                     | _sregs_s                | $et\_up(c_{ASM})$                                |    |
|                                                                           | $\mathcal{M}$           | $:= c_{ASM}.\mathcal{M},$                        | ]  |
| $\pi_{\mu_{\rm ASM}} \vdash c_{\mu} \to_{\mu_{\rm ASM}} \lfloor c'_{\mu}$ | gpr                     | $:= c_{ASM}.gpr,$                                | 1. |
|                                                                           | spr                     | $:= c_{ASM}.spr,$                                | Ľ  |
|                                                                           | stack                   | $:= (c_{\mu}.p_{top}, c_{\mu}.loc_{top} + 1)$    |    |

In case the execution of the VAMP assembly instruction tries either to modify the content of one of the stack registers or to read it when the stack of the  $\mu_{ASM}$  machine is set up and not empty, the execution of this instruction in the  $\mu_{ASM}$  semantics yields to an error.

DEFINITION 3.20 ► µ<sub>ASM</sub> Semantics For VAMP Assembly Instructions Run-Time Error

$$\begin{split} I &= instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) \in Instr_{cut4\mu_{\text{ASM}}} \\ rd(I) &\in \{sp, bp\} \lor rs_1(I) \in \{sp, bp\} \lor rs_2(I) \in \{sp, bp\} \longrightarrow \\ is\_stack(c_{\mu}) \land \neg is\_empty\_stack(c_{\mu}) \end{split}$$

## $\pi_{\mu_{\rm ASM}} \vdash c_{\mu} \rightarrow_{\mu_{\rm ASM}} \bot$

#### **Goto Instructions**

There are two  $\mu_{ASM}$  goto instructions: goto *l* and ifnez *r* goto *l* performing an unconditional(direct) jump and a conditional jump to the target label *l*, respectively. Thus, these instructions affect only the location counter of the current stack frame (or no-stack). That is, these instructions can be also executed in the  $\mu_{ASM}$  semantics even though the stack is not set up.

If the target label l points outside the current procedure body, then the instruction executions yields to an error state. This is reflected in the semantics of both instructions.

**The instruction goto** l This instruction jumps directly to a location indicated by the target label l if the target location is within the current procedure body.

DEFINITION 3.21 ►

goto *l* Semantics

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \text{goto } l \qquad l < |\pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{top}).body|}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \lfloor set_{loc}(c_{\mu}, l) \rfloor}$$

Else, the execution ends up with an error state.

DEFINITION 3.22 goto / Semantics Run-Time Error

$$\frac{\textit{instr}_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \texttt{goto} \ l \qquad |\pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{top}).body| \le l}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \bot}$$

The instruction ifnez r goto l This instruction jumps to the location indicated by the target label l in case GPR r does not equal 0.

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \text{ifnez } r \text{ goto } l \qquad c_{\mu}.gpr[r] \neq 0}{l < |\pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{top}).body| \qquad r \notin \{sp, bp\}} \qquad \qquad \bullet \text{ DEFINITION 3.23}$$

$$\frac{l < |\pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{top}).body|}{\pi_{\mu_{\text{ASM}}} + c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \lfloor set_{loc}(c_{\mu}, l) \rfloor} \qquad \bullet \text{ Condition Succeeds}$$

Else, the location counter is increased by 1. So, it has the same effects as a no-operation instruction.

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \text{ifnez } r \text{ goto } l \qquad c_{\mu}.gpr[r] = 0}{l < |\pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{top}).body| \qquad r \notin \{sp, bp\}}$$
Condition Fails
$$\frac{l < |\pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{top}).body| \qquad r \notin \{sp, bp\}}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \lfloor inc_{loc}(c_{\mu}, l) \rfloor}$$

In case the target label *l* points to outside of the current procedure body, the execution yields to an error state.

| $instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = ifnez r \text{ goto } l$    | <ul> <li>DEFINITION 3.25<br/>ifnez r goto l Semantics</li> </ul> |
|------------------------------------------------------------------------------|------------------------------------------------------------------|
| $ \pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{top}).body  \le l \lor r \in \{sp, bp\}$ | Run-Time Error                                                   |
| $\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \bot$  |                                                                  |

#### **Instructions Loading and Storing Procedure Parameters**

The instruction lparam r *i* reads the *i*-th parameter from the top-most stack frame and loads it to GPR r.

 $\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \operatorname{lparam} r \, i \quad i < |c_{\mu}.pars_{top}|}{is\_stack(c_{\mu}) \quad r \notin \{sp, bp\}} \qquad \qquad \bullet \quad \mathsf{DEFINITION} \ 3.26 \text{ lparam Semantics}$ 

where

$$c'_{\mu} = c_{\mu}[gpr[r := c_{\mu}.pars_{top}[i]]]$$

If the parameter index *i* is greater than the number of parameters that are passed to the current procedure, then the execution yields to an error state.

The instruction sparam r *i* updates the *i*-th parameter of the current stack frame with the value of GPR r.

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \operatorname{sparam} r \, i \qquad i < |c_{\mu}.pars_{top}|}{is\_stack(c_{\mu}) \qquad r \notin \{sp, bp\}} \qquad \qquad \bullet \quad \mathsf{DEFINITION} \ 3.28 \\ \frac{is\_stack(c_{\mu}) \qquad r \notin \{sp, bp\}}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \lfloor set_{pars}(inc_{loc}(c'_{\mu}), i, c_{\mu}.gpr[r]) \rfloor}$$

In case the parameter index *i* is greater than the number of passed parameters, then the execution yields to an error state.

DEFINITION 3.29 sparam Semantics Run-Time Error

 $\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \texttt{sparam } r i}{|c_{\mu}.pars_{top}| \le i \lor \neg is\_stack(c_{\mu}) \lor r \in \{sp, bp\}}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \bot}$ 

#### **Stack Instructions**

**The instruction push** *r* It puts the value of GPR *r* on the top of the top-most stack frame life of a given  $\mu_{ASM}$  machine  $c_{\mu}$  if the stack of this machine is set up.

DEFINITION 3.30 
push Semantics

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \text{push } r \quad is\_stack(c_{\mu}) \quad r \notin \{sp, bp\}}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \lfloor put_{lifo}(inc_{loc}(c_{\mu}), [c_{\mu}.gpr[r]]) \rfloor}$$

Any try to execute a push instruction by a given  $\mu_{ASM}$  machine  $c_{\mu}$  without stack and with non set up stack registers yields to an error state.

DEFINITION 3.31 push Semantics

Run-Time Error

$$\frac{\textit{instr}_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \texttt{push } r \qquad \neg \textit{is\_stack}(c_{\mu}) \lor r \in \{sp, bp\}}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \bot}$$

**The instruction pop** r It removes the top item from the top stack frame life of the  $\mu_{ASM}$  machine  $c_{\mu}$  and saves it in GPR r.

DEFINITION 3.32 
pop Semantics

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \text{pop } r \quad 0 < |c_{\mu}.lifo_{lop}|}{is\_stack(c_{\mu}) \quad r \notin \{sp, bp\}}$$

$$\frac{1}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \lfloor drop_{lifo}(inc_{loc}(c'_{\mu}), 1) \rfloor}$$

where

$$c'_{\mu} = c_{\mu}[gpr[r := \mathbf{hd}(c_{\mu}.lifo_{top})]]$$

If the top-most stack frame life is empty, i.e. nothing to be "popped" out, then the  $\mu_{\text{ASM}}$  execution gets stuck.

DEFINITION 3.33 ► pop Semantics Run-Time Error

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \text{pop } r}{c_{\mu}.lifo_{top} = [] \lor \neg is\_stack(c_{\mu}) \lor r \in \{sp, bp\}} \frac{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \to \mu_{\mu_{\text{ASM}}} \bot}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \to \mu_{\mu_{\text{ASM}}} \bot}$$

**The instruction call** *P* The call to a procedure *P* is successful if and only if the procedure to be called is declared and defined in the procedure table  $\pi_{\mu_{ASM}}$  and the life of the top stack frame of the machine  $c_{\mu}$  contains at least so many elements as the number of parameters passed on the stack. As a result of the successful call a new stack frame  $frame_{new}$  is created and is put on top of the stack of the machine  $c_{\mu}$ . Also, the location counter of a stack frame corresponding to the calling procedure is increased by 1. So that, the execution resumes at the next instruction after the call instruction whenever


Figure 3.2: Moving Parameters From Callee Frame To Caller at CALL

the called procedure *P* returns. Constraints on the new created stack frame and the updated life are captured in the predicate *Call-Constraints*( $c_{\mu}, \pi_{\mu_{\text{ASM}}}, P, frame_{new}, lifo'$ ) that we present a bit later.

### DEFINITION 3.34 ►

call Semantics

$$instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \text{call } P \quad is\_stack(c_{\mu}) \quad \pi_{\mu_{\text{ASM}}}(P).npar - 4 \le |c_{\mu}.lifo_{top} \\ \pi_{\mu_{\text{ASM}}}(P) \ne None \quad \pi_{\mu_{\text{ASM}}}(P).body \ne \text{extern} \\ Call-Constraints(c_{\mu}, \pi_{\mu_{\text{ASM}}}, P, frame_{new}, lifo') \\ \hline$$

$$\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \lfloor c_{\mu}[\text{stack} := \text{frame}_{new} \circ \text{inc}_{loc}(\text{put}_{lifo}(c_{\mu}, \text{lifo'})).\text{stack}] \rfloor$$

The predicate *Call-Constraints*( $c_{\mu}$ ,  $\pi_{\mu_{ASM}}$ , *P*, *frame*<sub>*new*</sub>, *lifo'*) enforces constraints over a new stack frame and an updated lifo. The procedure name, location counter and lifo of a new stack frame are initialized as:

 $frame_{new}.p = P$   $frame_{new}.loc = 0$   $frame_{new}.lifo = []$ 

The list of saved registers of the new stack frame contains those GPRs whose indices are in the uses list of the declaration of the procedure P to be called.

 $frame_{new}.saved =$ **sublist** $(c_{\mu}.gpr, \pi_{\mu_{ASM}}(P).uses)$ 

The list of parameters of a new stack frame is set up in a way following compiler calling conventions CCL. 1 and CCL. 2. Note that before the call instruction the programmer passes input parameters on lifo in right-to-left order (CCL. 2). Moving parameters passed on lifo to the parameters component of the new created stack frame at call requires the index preservation. That is, the parameter found on top of the lifo of the top stack frame before call corresponds to the parameter with the highest index in the parameters component of the new created stack frame 3.2

depicts how it is done). Formally,

$$frame_{new}.pars = \begin{cases} rev(take(k_{p,\pi_{\mu_{ASM}}}, c_{\mu}.lifo_{top})) \circ [\mathbf{A}, \mathbf{A}, \mathbf{A}, \mathbf{A}] & \text{if } 4 < \pi_{\mu_{ASM}}(p).npar \\ \overbrace{[\mathbf{A}, \dots, \mathbf{A}]}^{\pi_{\mu_{ASM}}(p).npar} & \text{otherwise} \end{cases}$$

where  $k_{p,\pi_{\mu_{ASM}}}$  is the number of parameters passed on the stack to a procedure *p* to be called. This number is defined as:

$$k_{p,\pi_{\mu_{\text{ASM}}}} \stackrel{\text{def}}{=} \begin{cases} \pi_{\mu_{\text{ASM}}}(p).npar - 4 & \text{if } 4 < \pi_{\mu_{\text{ASM}}}(p).npar \\ 0 & \text{otherwise} \end{cases}$$

If there are parameters passed on the stack, then this number of elements is dropped from the lifo component of the calling stack frame as these elements are already in the parameter component of the new stack frame.

$$0 < k_{p,\pi_{\mu_{ASM}}} \longrightarrow lifo' = \operatorname{drop}(k_{p,\pi_{\mu_{ASM}}}, c_{\mu}.lifo_{top})$$

In case we want to call a procedure *P* which is undeclared in the procedure table  $\pi_{\mu_{ASM}}$ , then the  $\mu_{ASM}$  execution ends up with an error state.

DEFINITION 3.35 call Semantics Run-Time Error

DEFINITION 3.36 ►

ret Semantics

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \text{call } P \qquad (\pi_{\mu_{\text{ASM}}}(P) = None \lor \neg is\_stack(c_{\mu}))}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \bot}$$

**The instruction ret** If there is a frame to return to in a given  $\mu_{ASM}$  configuration  $c_{\mu}$ , then the execution returns to a procedure corresponding to the stack frame next to the top-most one. In the  $\mu_{ASM}$  semantics this return is done by removing the top stack frame from the stack. Following the rule *CCL*.4 the parameters passed to the procedure corresponding to the top stack frame are removed at return. Note that these parameters have been moved from the lifo to the parameter component at a call (see the call instruction semantics defined before). So that, by removing the top stack frame we also follow the rule *CCL*.4. Also, we restore the values of those GPRs whose indices are in the *uses* component of the declaration of the procedure which corresponds to the top-most stack frame. The constraints on the new values of GPRs are captured in the predicate *Return-Constraints*( $c_{\mu}, \pi_{\mu ASM}, l, gpr'$ ).

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \texttt{ret} \quad 2 \le |c_{\mu}.stack| \quad is\_stack(c_{\mu})}{Return-Constraints(c_{\mu}, \pi_{\mu_{\text{ASM}}}, gpr')}$$

$$\frac{1}{\pi_{\mu_{\text{ASM}}} + c_{\mu} \rightarrow_{\mu_{\text{ASM}}} drop_{frame}(c_{\mu}[gpr := gpr'])}$$

The *Return-Constraints*( $c_{\mu}, \pi_{\mu_{ASM}}, gpr'$ ) enforces the following constraints:

$$gpr'[i] = \begin{cases} c_{\mu}.saved_{iop}[j] & \text{if } \exists j < |\pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{iop}).uses|.\\ & \pi_{\mu_{\text{ASM}}}(c_{\mu}.p_{iop}).uses[j] = i\\ c_{\mu}.gpr[i] & \text{otherwise} \end{cases}$$

Any try to return from the first stack frame yields to an error state.

DEFINITION 3.37 ret Semantics Run-Time Error

$$\frac{instr_{curr}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \texttt{ret} \quad (|c_{\mu}.stack| = 1 \lor \neg is\_stack(c_{\mu}))}{\pi_{\mu_{\text{ASM}}} \vdash c_{\mu} \rightarrow_{\mu_{\text{ASM}}} \bot}$$

| Offset | Full Name             | Description                                      |
|--------|-----------------------|--------------------------------------------------|
| 0      | previous base pointer | start address of the previous frame base pointer |
| 4      | return address        | where to jump after completion                   |
|        |                       | of the corresponding procedure                   |

Table 3.2: Stack Frame Header Layout

### **Multiple Step Transition Function**

The *n*-step transition function  $\delta_{\mu_{\text{ASM}}} :: \mathbb{N} \times C_{\mu_{\text{ASM}}} \times Prog_{\mu_{\text{ASM}}} \mapsto C_{\mu_{\text{ASM}}} \bot$  is defined by induction on *n*:

| $\delta^0_{\mu_{ m ASM}}(c_\mu,\pi_{\mu_{ m ASM}})$ | def<br>= | $\lfloor c_{\mu} \rfloor$                                                                |                                                                                                                                                                                  |
|-----------------------------------------------------|----------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\delta^n_{\mu_{ m ASM}}(c_\mu,\pi_{\mu_{ m ASM}})$ | def<br>= | $\begin{cases} \delta_{\mu_{\rm ASM}}(c'_{\mu},\pi_{\mu_{\rm ASM}}) \\ \bot \end{cases}$ | if $\delta_{\mu_{\text{ASM}}}^{n-1}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \lfloor c'_{\mu} \rfloor$<br>if $\delta_{\mu_{\text{ASM}}}^{n-1}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) = \bot$ |

# 3.2 Assembling $\mu_{\text{ASM}}$ Programs

In this section we present one of possible ways to implement the  $\mu_{ASM}$  assembler. The crucial points in such a code generation is the stack layout of the compiled  $\mu_{ASM}$  program and the way we manipulate on the stack. First, we will expose the stack layout as well as we mention resources we need to implement operations on stack. Finally, we will examine the  $\mu_{ASM}$  code generation itself.

### 3.2.1 Stack Layout

The stack layout used by the  $\mu_{ASM}$  assembler is presented in Figure 3.3. Our stack grows downwards from its origin, i.e. the stack grows in the opposite direction than memory addresses grow. The first stack frame is found at a stack base address STACK\_BASE\_ADR which is a parameter to the  $\mu_{ASM}$  assembler and thus treated as a constant here. The base address of an *active frame*, or most of time we refer to it as top stack frame, is indicated by GPR *bp* (Table 3.1). The address of a most recently referenced location on the stack is indicated by GPR *sp* (Table 3.1). So we use two GPRs: *bp* and *sp*, to implement the operations on stack<sup>2</sup>.

Each stack frame has a so-called *stack frame header* which occupies two words and stores the *previous base pointer* and *return address*. The offsets to the base address of a stack frame and the meaning of stack frame header fields are explained in Table 3.2.

## 3.2.2 Extending Compiler Calling Convention

There exists another rule in *CCL* which is not visible in the  $\mu_{ASM}$  semantics, but it becomes visible in the implementation of the  $\mu_{ASM}$  assembler. This rule splits up the task of setting up for and restoring the stack after a procedure call between the caller and the callee, respectively.

• What the caller should do for setting up the stack for a procedure call:

<sup>&</sup>lt;sup>2</sup>Intel X86 uses two registers *esp* and *ebp* for the same purpose to implement operations on stack.



Figure 3.3:  $\mu_{ASM}$  Stack Layout

- reserve space on stack for parameters passed in registers (CCL.2),
- set up the return address field of the frame header.
- They are colored as brown in Figure 3.3.
- What the callee should do for setting up the stack for a procedure call, i.e. for itself:
  - set up the previous base pointer field of the frame header,
  - set up the base pointer register (GPR *bp*)
  - save registers on stack whose values should preserved during the callee execution.

They are colored as blue in Figure 3.3.

- What the callee should do for restoring the stack before return from a call:
  - restore register values from the stack and clean up the stack from these values,
  - set up GPR *bp* to its old value it had at the procedure entry, and clean up the stack from it,
  - clean up the stack from the return destination in the frame header,
  - remove the passed parameters from the stack (CCL.4).

It is easy to notice that unwinding the stack at a return is completely complementary to setting up the stack at a procedure call.

#### **Code Generation**

Here we introduce the function  $code_{\mu}$  ::  $Prog_{\mu_{ASM}} \times \mathbb{N} \times \mathbb{N} \times \mathbb{N} \mapsto infoT$  that takes a program  $\pi_{\mu_{ASM}}$ , a program base address PROG\_BASE\_ADR, a stack base address STACK\_BASE\_ADR and a stack length STACK\_MAX\_SIZE in words and produces static information  $info_{\mu}$  describing the macro-assembled program<sup>3</sup>. This static information comprises the following components:

 $code_{\mu}(\pi_{\mu_{ASM}}, PROG_BASE\_ADR, STACK\_BASE\_ADR, STACK\_MAX\_SIZE) = info_{\mu}$ 

- $info_{\mu}.code :: Instr^*$  is a list of VAMP assembly instructions which represents the compiled  $\mu_{ASM}$  program,
- *infoµ.code<sub>ia</sub>* :: *P<sub>name</sub>* × ℕ → ℕ maps pairs of procedure names and locations, indicating instructions, to base addresses of those assembled instructions,
- $info_{\mu}.P_{adr} :: P_{name} \mapsto \mathbb{N} \cup \bot$  maps a procedure (if exists in the procedure table) to their compiled start addresses,
- $info_{\mu}.code_{ba}$  ::  $\mathbb{N}$  is the base address at which the compiled program starts,
- $info_{\mu}.stack_{ba} :: \mathbb{N}$  is the stack base address,
- $info_{\mu}.stack_{len} :: \mathbb{N}$  is the maximum stack size in words.

To present how the  $\mu_{ASM}$  assembler static information is generated we first introduce auxiliary functions needed for that. We start with the definition of the function  $code_{S\mu}(instr, p, \pi_{\mu_{ASM}})$  that generates the list of VAMP assembly instructions which implements a given  $\mu_{ASM}$  statement *instr*, where this  $\mu_{ASM}$  statement is found in the body of the procedure p implemented in a given  $\mu_{ASM}$  program  $\pi_{\mu_{ASM}}$ .

$$code_{\mathbb{S}\mu} :: \mathbb{S}_{\mu_{ASM}} \times P_{name} \times Prog_{\mu_{ASM}} \mapsto Instr^*$$

We define this function by case distinctions on a given  $\mu_{ASM}$  statements *instr*. Note that for some statements we use already pre-computed data, i.e. the  $\mu_{ASM}$  assembler static information is generated in a multi-pass fashion. In our case it is a two-pass assembler.

**VAMP Assembly instructions** The code generation of VAMP assembly instructions modeled in  $\mu_{ASM}$  is trivial as nothing extra should be generated besides the instruction itself. Formally, for *instr*  $\in$  *Instr<sub>cut4µASM</sub>*:

 $code_{\mathbb{S}\mu}(instr, p, \pi_{\mu_{ASM}}) \stackrel{\text{def}}{=} [instr]$ 

DEFINITION 3.38

 µ<sub>ASM</sub> Statement Code Generation

<sup>&</sup>lt;sup>3</sup>in this thesis we refer to the static information of a macro-assembled (or compiled) program as *static info(-rmation)* 

**Goto instructions** To generate the corresponding code for goto instructions we need to know the absolute address where we need to jump to. That is, we need to translate the target location of a  $\mu_{ASM}$  goto statement to the corresponding absolute address. We denote this address as  $a_l$  and it is computed as

### $a_l = adr4loc(info_{\mu}.P_{adr}(p), p, l, \pi_{\mu_{ASM}})$

where the function *adr4loc* computes the desirable address. The definition of this function will be presented in this section after we treated all instructions. This function takes a procedure base address  $info_{\mu}.P_{adr}(p)$  as input which is pre-computed data from the first  $\mu_{ASM}$  assembler pass. In the end of this section we will talk about the order of computations done during the  $\mu_{ASM}$  assembling. After computing the address we can generate the VAMP assembly code corresponding to goto *l* (cf. Listing 3.1). But there is still something to discuss, namely, how to load a 32-bit constant representing this address in a register. There is no special instruction that can load a 32-bit constant in a register (cf. VAMP assembly semantics examined in Chapter 2). So we split up the computed address  $a_l$  into two parts each 16-bits wide and load it with the help of two instructions<sup>4</sup> (lines 1-2 of Listing 3.1). In line 3 of Listing 3.1 the jump is performed to the translated target location.

$$code_{\mathbb{S}\mu}(\texttt{goto } l, p, \pi_{\mu_{ASM}}) \stackrel{\text{def}}{=}$$

| т : :   | 2 1  |      | 1 |
|---------|------|------|---|
| Listing | 3.1: | goto | l |

| 1 | lhgi | $t_{20}$ | $a_{bv}[15] \oplus a_{bv}[31:16]$ | <pre>// load 32-bit constant(1)</pre>    |  |
|---|------|----------|-----------------------------------|------------------------------------------|--|
| 2 | xori | $t_{20}$ | $t_{20} \ a_{bv}[15:0]$           | <pre>// load 32-bit constant(2)</pre>    |  |
| 3 | jr   | $t_{20}$ |                                   | // jump to l                             |  |
| 4 | add  | zero     | zero zero                         | <pre>// delay slot filled with nop</pre> |  |

where the bit vector  $a_{bv}$  is the binary representation of the address  $a_l$ , i.e.  $a_{bv} = bin_{32}(a_l)$ 

The code generation for the instruction ifnez r goto l is similar to the previous instruction except for the zero test on the value of GPR r. In case GPR r does not equal zero we jump to the last instruction of the generated code (Listing 3.2). Otherwise, the same steps are performed as for the instruction goto l.

$$code_{\mathbb{S}\mu}(\texttt{ifnez } r \texttt{ goto } l, p, \pi_{\mu_{\text{ASM}}}) \stackrel{\text{def}}{=}$$

|   |      | Listing 3.2: ifnez r goto l |                                                              |  |  |  |
|---|------|-----------------------------|--------------------------------------------------------------|--|--|--|
| l | beqz | r 2                         | 20 // conditinonal test on zero of r                         |  |  |  |
| 2 | add  | zero                        | zero zero // delay slot filled with nop                      |  |  |  |
| 3 | lhgi | <i>t</i> <sub>20</sub>      | $a_{bv}[15] \oplus a_{bv}[31:16]$ // load 32-bit constant(1) |  |  |  |
| 1 | xori | $t_{20}$                    | $t_{20} a_{bv}[15:0]$ // load 32-bit constant(2)             |  |  |  |
| 5 | jr   | $t_{20}$                    | // jump to l                                                 |  |  |  |
| 5 | add  | zero                        | zero zero // delay slot filled with nop                      |  |  |  |

where the bit vector  $a_{bv}$  is  $bin_{32}(a_l)$ .

<sup>&</sup>lt;sup>4</sup>Note that immediate constant is always sign extended in the VAMP assembly semantics.

**Load and Store Parameters** The instructions from this group read and store parameters which belong to the active stack frame. The code generation is pretty simply. We read and store parameters with the corresponding relative offsets to the frame base pointer (GPR bp).

 $code_{\mathbb{S}\mu}(\operatorname{lparam} r j, p, \pi_{\mu_{\operatorname{ASM}}}) \stackrel{\operatorname{def}}{=}$ 

Listing 3.3: lparam *r j* 

1 **lw** r bp  $4 \cdot (2 + j)$ 

 $code_{\mathbb{S}\mu}(\operatorname{sparam} r j, p, \pi_{\mu_{\mathrm{ASM}}}) \stackrel{\text{def}}{=}$ 

Listing 3.4: sparam r j

1 SW r bp  $4 \cdot (2+j)$ 

**Push and Pop instructions** As the stack pointer GPR *sp* points to the lowest word in the stack. The generated code for the  $\mu_{ASM}$  statement push *r* first decrements the stack pointer by the size of a single word in bytes as the stack grows downwards. Then the value is stored on the stack. The corresponding the code generation is presented below.

Listing 3.5: push r

| 1 | subi | sp | zero | 4 | // decrement stack pointer |
|---|------|----|------|---|----------------------------|
| 2 | SW   | r  | sp   | 0 | // put r on top of stack   |

The generated code for the  $\mu_{\text{ASM}}$  statement pop *r* is complementary to push *r*.

|   | Listing 3.6: pop r |    |      |   |                                                    |
|---|--------------------|----|------|---|----------------------------------------------------|
| 1 | lw                 | r  | sp   | 0 | // read value from top of stack and save it into r |
| 2 | addi               | sp | zero | 4 | // increase stack pointer                          |

**The call instruction** The  $\mu_{ASM}$  instruction call gets translated to code which must follow the extended *CCL*. The space is reserved in the stack for parameters passed in registers (*CCL*.2). The number of parameters passed in registers is (cf. the compiler calling convention *CCL*.1):

$$par_{regs}(p, \pi_{\mu_{\text{ASM}}}) \stackrel{\text{def}}{=} \begin{cases} 4 & \text{if } 4 < \pi_{\mu_{\text{ASM}}}(p).npar \\ \pi_{\mu_{\text{ASM}}}(p).npar & \text{otherwise} \end{cases}$$

Also, a single word is reserved on the stack for the return address component of the frame header of a procedure P. This component is updated by the instruction at line 5. Next, instructions load the start address of the procedure P (lines 2-5). Then the jump to the procedure P is performed (line 6). The delay slot of this jump instruction is filled with the instruction saving the return address in the frame header on the stack.



Figure 3.4: Stack states before and after a call

Figure 3.4 depicts the stack state before and after executing the code generated for a  $\mu_{ASM}$  call instruction.

Listing 27: coll D

|   |      | Listing 5.7. Call F                                                                         |
|---|------|---------------------------------------------------------------------------------------------|
| 1 | subi | <i>sp sp</i> $4 \cdot (par_{regs}(P, \pi_{\mu_{ASM}}) + 1)$ // reserve dummy space on stack |
| 2 | lhgi | $t_{20} \ a_{bv}[15] \oplus a_{bv}[31:16]$ // load 32-bit constant(1)                       |
| 3 | xori | $t_{20} t_{20} a_{bv}[15:0]$ // load 32-bit constant(2)                                     |
| 4 | jal  | t <sub>20</sub> // jumping to P                                                             |
| 5 | SW   | 31 $sp$ 0 // delay slot: save return address in the frame header                            |
|   |      |                                                                                             |

where the bit vector  $a_{bv}$  is  $bin_{32}(info_{\mu}.P_{adr}(P))$ .

The code generated for a  $\mu_{ASM}$  call instruction does not do the whole work what must be done. Like, setting up the base pointer to a new value, saving registers on the stack, etc. This missing code, called *prologue*, is generated and put at the beginning of each  $\mu_{ASM}$  procedure from a  $\mu_{ASM}$  program being assembled. That is, we can say that the code generated for a  $\mu_{ASM}$  call instruction is split up into two parts where the first part is present on the caller side and the second part is present on the callee side. Next, we examine how exactly the  $\mu_{ASM}$  procedure prologue gets generated.

**Prologue** The prologue is generated for every procedure of a  $\mu_{ASM}$  program except for main one. The prologue code we generate has two parts, where the first is always generated, and the second is generated in case the *uses* component of the procedure declaration is not empty. The first part of the generated prologue is a part of the call instruction but on the callee side. Here we put the caller GPR *bp* on the stack. So we have stored GPR *bp* in the callee frame header. Then we set up a new frame base pointer GPR *bp* for the callee. It is equal to the stack pointer GPR *sp* decremented by 4 as the previous instruction which stored GPR *bp* on stack did not decrement the stack pointer GPR *sp*.

The second part of the generated prologue saves those values of GPRs whose indices are in the list  $uses = \pi_{\mu_{ASM}}(p).uses$  of the procedure declaration, where l = |uses| is the length of this list. This code consists of chunk of store word instructions which save GPR  $uses_i$  in order of appearance in the list uses starting from the very first element. Figure 3.4 depicts the stack state after executing the prologue code.

| Listing | 3.8: | Prol | logue |
|---------|------|------|-------|
|---------|------|------|-------|

| <b>sw</b> bp sp -4                    | // save bp in previous base pointer component          |
|---------------------------------------|--------------------------------------------------------|
| subi bp sp 4                          | // switch base pointers (with adjuststed stack poiner) |
| sw uses $sp - 8$                      |                                                        |
| sw uses $1 sp -12$                    |                                                        |
|                                       |                                                        |
| sw $uses_{l-1}$ sp $-(l \cdot 4 + 1)$ | + 4)                                                   |
| subi sp sp $(l \cdot 4 + 4)$          | 4)                                                     |

**The ret instruction** A  $\mu_{ASM}$  return instruction gets translated to code that consists of two parts. The first part is generated in case the *uses* component of the procedure declaration of a procedure *p* we return from is not empty (In Listing. 3.9 lines 1-7 represent this first part). This first part restores values of those GPRs whose indices are in the *uses* component. The second part is always generated and it performs the

following: (i) adjusts the stack pointer and cleans up the stack from parameters (line 7), (ii) restores the old value of GPR *bp* (line 5 and line 8), (iii) reads the return address (line 6) and returns the control to the caller (line 9).

Listing 3.9: ret

| 1  | lw $uses_{l-1}$ $sp$ 0                           |                             |
|----|--------------------------------------------------|-----------------------------|
| 2  |                                                  |                             |
| 3  | lw $uses_0 sp (l-1) \cdot 4$                     |                             |
| 4  | addi sp sp $l \cdot 4$                           |                             |
| 5  | lw $tr_0 bp 0$ // load pbp                       |                             |
| 6  | <b>Lw</b> $tr_1 bp 4$ // load ra                 |                             |
| 7  | addi sp sp 8 + $4 \cdot \pi_{\mu_{ASM}}(p).npar$ | // adjust the stack pointer |
| 8  | add $bp$ $tr_0$ zero                             | // restore old bp           |
| 9  | jr tr <sub>1</sub>                               | // return control to caller |
| 10 | add zero zero zero                               | // nop in delay slot        |

The function  $num_{\mathbb{S}\mu}(instr, p, \pi_{\mu_{ASM}})$  returns the number of VAMP assembly instructions needed to implement a given  $\mu_{ASM}$  instruction *instr*. After we introduce the code generation for each  $\mu_{ASM}$  instruction it would be easy to check it.

 $num_{\mathbb{S}\mu} :: \mathbb{S}_{\mu} \times P_{name} \times Prog_{\mu_{ASM}} \mapsto \mathbb{N}$ 

# DEFINITION 3.39 ►

Size of Assembled  $\mu_{ASM}$  Statement in Instructions

 $num_{\mathbb{S}\mu}(instr, p, \pi_{\mu_{\text{ASM}}}) \stackrel{\text{def}}{=} \begin{cases} 1 & \text{if } instr \in Instr \\ 1 & \text{if } instr \in \{\text{lparam } r \ i, \text{ sparam } r \ i\} \\ 2 & \text{if } instr \in \{\text{push } r, \text{pop } r\} \\ 6 & \text{if } instr = \text{goto } l \\ 8 & \text{if } instr = \text{ifnez } r \text{ goto } l \\ 7 & \text{if } instr = \text{call } P \\ 6 & \text{if } instr = \text{ret} \land l = 0 \\ 7 + l & \text{if } instr = \text{ret} \land 0 < l \end{cases}$ 

where  $l = |\pi_{\mu_{\text{ASM}}}(p).uses|$ .

The function  $size_{\mathbb{S}\mu}(instr, p, \pi_{\mu_{ASM}})$  returns the number of bytes needed to represent the  $\mu_{ASM}$  instruction *instr* after assembling it to VAMP assembly instructions. Recall that from Chapter 2 each VAMP assembly instruction is represented by 4 bytes in memory.

DEFINITION 3.40

Size of Assembled  $\mu_{ASM}$  Statement in Bytes

 $size_{\mathbb{S}\mu}(instr, p, \pi_{\mu_{\rm ASM}}) \stackrel{\text{def}}{=} 4 \cdot num_{\mathbb{S}\mu}(instr, p, \pi_{\mu_{\rm ASM}})$ 

Also, we define the function  $size_{prol}(p, \pi_{\mu_{ASM}})$  returning the size of code in bytes needed to store the generated prologue for a given procedure *p* implemented in a given  $\mu_{ASM}$  program  $\pi_{\mu_{ASM}}$ . This size depends on whether a given procedure *p* is the main one and on the length of the component *uses* in the declaration of the procedure *p*.

DEFINITION 3.41 Prologue Size in Bytes

$$size_{prol}(p, \pi_{\mu_{\rm ASM}}) \stackrel{\text{def}}{=}$$

 $\begin{cases} 0 & \text{if } main?_{\mu_{\text{ASM}}}(p) \\ 8 & \neg main?_{\mu_{\text{ASM}}}(p) \wedge \pi_{\mu_{\text{ASM}}}(p).uses = [] \\ 12 + 4 \cdot |\pi_{\mu_{\text{ASM}}}(p).uses| & \text{otherwise} \end{cases}$ 

The function adr4loc computes the start address at which the assembled version of a  $\mu_{ASM}$  instruction resides in memory. This  $\mu_{ASM}$  instruction is indicated by the location counter *loc* and by the procedure P, where the assembled code of the procedure Pstarts at address  $proc_{ba}$ .

$$\begin{array}{ccc} adr4loc:::\mathbb{N}\times P_{name}\times\mathbb{N}\times Prog_{\mu_{\mathrm{ASM}}}\mapsto\mathbb{N} & & & & & & & & \\ & & & & & & & & & \\ & & & & & & & & & \\ & & & & & & & & & \\ & & & & & & & & & \\ & & & & & & & & \\ & & & & & & & & \\ & & & & & & & & \\ & & & & & & & & \\ & & & & & & & & \\ & & & & & & & & \\ & & & & & & & & \\ & & & & & & & & \\ & & & & & & & & \\ & & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & & \\ & & & & & & \\$$

The function  $last(p, \pi_{\mu_{\text{ASM}}}) :: P_{name} \times Prog_{\mu_{\text{ASM}}} \mapsto \mathbb{N}$  returns the location of the last statement of a given procedure P.

$$last(p, \pi_{\mu_{\text{ASM}}}) \stackrel{\text{def}}{=} |\pi_{\mu_{\text{ASM}}}[p].body| - 1$$

Using definitions defined before in this section we define the function  $code_{\mu}$  as follows

| $info_{\mu}.code$           | = | $\bigcirc_{\forall p \in P_{name}} (code_{prol}(p, \pi_{\mu_{ASM}}) \circ$                                                                        |
|-----------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------|
|                             |   | $\bigcirc_{\forall i < last(p, \pi_{\mu_{\text{ASM}}})} code_{\mathbb{S}\mu}(\pi_{\mu_{\text{ASM}}}[p].body[i], p, \pi_{\mu_{\text{ASM}}}) \Big)$ |
| $info_{\mu}.P_{adr}(p)$     | = | <b>PROG_BASE_ADR</b> + $\sum_{p' < p} \left( size_{prol}(p', \pi_{\mu_{ASM}}) + \right)$                                                          |
|                             |   | $\sum_{i <  \pi_{\mu_{\text{ASM}}}(p').body } size_{\mathbb{S}\mu}(\pi_{\mu_{\text{ASM}}}(p').body[i], p', \pi_{\mu_{\text{ASM}}}) \Big)$         |
| $info_{\mu}.code_{ia}(p,i)$ | = | $info_{\mu}.P_{adr}(p) + size_{prol}(p, \pi_{\mu_{ASM}}) +$                                                                                       |
|                             |   | $\sum_{j \leq i} size_{\mathbb{S}\mu}(\pi_{\mu_{\text{ASM}}}(p).body[i], p, \pi_{\mu_{\text{ASM}}})$                                              |
| $info_{\mu}.code_{ba}$      | = | PROG_BASE_ADR                                                                                                                                     |
| $info_{\mu}.stack_{ba}$     | = | STACK_BASE_ADR                                                                                                                                    |
| $info_{\mu}.stack_{len}$    | = | STACK_MAX_SIZE                                                                                                                                    |

Here the order of computations is: First the component  $info_{\mu}.P_{adr}$  is computed during the first pass of the  $\mu_{ASM}$  assembler, and during the second pass the rest of the  $\mu_{ASM}$ assembler static information is computed.

It is not presented in the definition presented above, but we assume that the first  $\mu_{\rm ASM}$  procedure generated is the main one. Formally,

$$info_{\mu}.P_{adr}("\_start") = PROG\_BASE\_ADR$$

#### 3.3 Simulation Theorem

In this section we present the simulation theorem which states the correctness of the  $\mu_{ASM}$  assembler defined in the previous section. An important aspect of the simulation theorem<sup>5</sup> is the simulation relation between states of the  $\mu_{ASM}$  semantics and states 39

 DEFINITION 3.42 nt

<sup>&</sup>lt;sup>5</sup>the motivation of the simulation relation is described in Section 8.2.1 in [Lei07]

of VAMP assembly semantics. To guarantee the semantically equivalent execution of  $\mu_{ASM}$  and VAMP assembly machines running a  $\mu_{ASM}$  program and its assembled version, respectively, we define the simulation relation  $consis_{\mu}$  indicating that both machines are consistent. We also call this simulation relation *assembler consistency*. Then we can prove the correctness of this theorem by a stepwise simulation between both semantics.

The simulation relation  $consis_{\mu}(c_{\mu}, info_{\mu}, c_{ASM})$  states that the VAMP assembly configuration  $c_{ASM}$  encodes the  $\mu_{ASM}$  configuration  $c_{\mu}$  via the  $\mu_{ASM}$  static information  $info_{\mu}$ . It comprises the *control consistency consis*<sub> $\mu$ </sub><sup>control</sup>( $c_{\mu}, info_{\mu}, c_{ASM}$ ) and the *data consistency consis*<sub> $\mu$ </sub><sup>data</sup>( $c_{\mu}, info_{\mu}, c_{ASM}$ ).

DEFINITION 3.43 <

Consistency  $\mu_{\rm ASM}$ 

$$\frac{consis_{\mu}^{control}(c_{\mu}, info_{\mu}, c_{ASM})}{consis_{\mu}(c_{\mu}, info_{\mu}, c_{ASM})}$$

Before we start with the formal definition of the simulation relation we introduce some auxiliary functions. We first introduce the function

 $dist^{bp}_{\mu_{\rm ASM}} :: \mathbb{N} \times frame^*_{\mu} \mapsto \mathbb{N}$ 

returning the distance (number of bytes) between frame base addresses of the *i*-th and (i+1)-th stack frames of the list of stack frames *s*. The number of passed parameters to the (i+1)-th stack frame should be taken into account in the computation of the distance between *i*-th and (i+1)-th stack frames as well as the size of a stack frame header (8 bytes) (cf. Figure 3.3). If the *i*-th stack frame is the top one, then we do not take into account the number of passed parameters to this stack frame as it is already taken into account for the computation of distance between *i*-th and (i-1)-th stack frames. Formally,

DEFINITION 3.44 ► Distance Between Stack Frame Base Addresses

 $\begin{cases} 4 \end{cases}$ 

$$dist^{op}_{\mu_{\rm ASM}}(i,s) \stackrel{\rm def}{=}$$

dof

$$\begin{array}{ll} 4 \cdot (|s[i].lifo| + |s[i].saved|) & \text{if } i = |s| - 1 \\ 8 + 4 \cdot (|s[i].lifo| + |s[i].saved| + |s[i+1].pars|) & \text{otherwise} \end{array}$$

Next we define a function

$$frame^{ba} :: frame_{\mu}^* \times \mathbb{N} \mapsto \mathbb{N}$$

computing an absolute frame base address for the *i*-th stack frame from the stack frame list *s*, where the base address of the first stack frame is identified by the constant STACK\_BASE\_ADR introduced in the previous section. This function is based on the function  $dist_{\mu_{ASM}}^{bp}$  defined above which computes relative offsets between base addresses of adjacent stack frames.

DEFINITION 3.45 ► Stack Frame Base Address

$$frame^{ba}(s,i) \stackrel{\text{def}}{=} \text{STACK\_BASE\_ADR} - \sum_{j=0}^{j < i} (dist_{\mu_{\text{ASM}}}^{bp}(j,s))$$

Having a function computing a stack frame base address and knowing the stack layout itself (including the frame header) we can define functions reading frame headers of stack frames in memory. First, we define a function

$$stack^{word}$$
 ::  $frame_{\mu}^{*} \times \mathbb{N} \times \mathbb{N} \times (\mathbb{N} \mapsto \mathbb{B}^{8}) \mapsto \mathbb{Z}$ 



Figure 3.5:  $\mu_{ASM}$  Consistency

reading the *j*-th word belonging to *i*-th stack frame from VAMP assembly machine memory *m* (cf. Figure 3.3).

$$stack^{word}(s, i, j, m) \stackrel{\text{def}}{=} m_{word}(frame^{ba}(s, i) - 4 \cdot j)$$
 Reading Word From Stack

Having such a function like  $stack^{word}(s, i, j, m)$  we can easily define functions reading the previous base pointer and return address components from the frame header of the *i*-th stack frame.

| stack <sup>pbp</sup> (s, i, m) | def<br>= | $stack^{word}(s, i, 0, m)$  | <ul> <li>DEFINITION 3.47</li> <li>Reading Frame Headers</li> </ul> |
|--------------------------------|----------|-----------------------------|--------------------------------------------------------------------|
| $stack^{ra}(s, i, m)$          | def      | $stack^{word}(s, i, -1, m)$ |                                                                    |

### 3.3.1 Control Consistency

The control consistency comprises the program counter consistency  $consis_{\mu}^{pc}(c_{\mu}, info_{\mu}, c_{ASM})$ and the return address consistency  $consis_{\mu}^{ra}(c_{\mu}, info_{\mu}, c_{ASM})$ .

$$\frac{consis_{\mu}^{pc}(c_{\mu}, info_{\mu}, c_{ASM})}{consis_{\mu}^{control}(c_{\mu}, info_{\mu}, c_{ASM})} \xrightarrow{consis_{\mu}^{control}(c_{\mu}, info_{\mu}, c_{ASM})}$$

The program counter consistency states that the delayed program counter dpc of the assembly machine  $c_{ASM}$  points to the current instruction in the  $\mu_{ASM}$  machine  $c_{\mu}$ . Also, it states that the normal program counter of the assembly machine  $c_{ASM}$  points to the next instruction.

 $\frac{consis_{\mu}^{pc} :: C_{\mu_{ASM}} \times infoT \times C_{ASM} \mapsto \mathbb{B}}{c_{ASM}.dpc = info_{\mu}.code_{ia}(c_{\mu}.p_{top}, c_{\mu}.loc_{top})}{\frac{c_{ASM}.pc = c_{ASM}.dpc + 4}{consis_{\mu}^{pc}(c_{\mu}, info_{\mu}, c_{ASM})}}$ 

DEFINITION 3.49
 Program Counter Consistency

DEFINITION 3.46

The return address consistency states that return address components of frame headers of all stack frames (except for 0-th one) of the  $\mu_{ASM}$  machine  $c_{\mu}$  point directly behind the code of call instructions which generated these stack frames. The return address of *i*-th stack frame is saved in the memory of the assembly machine  $c_{ASM}$  at address identified by  $stack^{ra}(c_{\mu}.stack, i)$ . The next instruction of a procedure which called a procedure corresponding to the *i*-th stack frame is identified by the procedure name and the current location counter of (i-1)-th stack frame of the machine  $c_{\mu}$ .

DEFINITION 3.50 ► Return Address Consistency

 $\begin{aligned} &\neg is\_stack(c_{\mu}) \\ \forall 0 < i \leq top(c_{\mu}). \ c_{ASM}.m_{word}(stack^{ra}(c_{\mu}.stack,i)) = \\ & info_{\mu}.code_{ia}(c_{\mu}.stack[i-1].p,c_{\mu}.stack[i-1].loc) \\ & consis_{\mu}^{ra}(c_{\mu},info_{\mu},c_{ASM}) \end{aligned}$ 

### 3.3.2 Data Consistency

The data consistency comprises the register consistency  $consis_{\mu}^{regs}$ , code consistency  $consis_{u}^{code}$ , stack consistency  $consis_{u}^{stack}$  and memory consistency  $consis_{u}^{mem}$ .

DEFINITION 3.51 ► Data Consistency

 $\frac{consis_{\mu}^{regs}(c_{\mu}, c_{ASM})}{consis_{\mu}^{stack}(c_{\mu}, info_{\mu}, c_{ASM})} \frac{consis_{\mu}^{scode}(c_{\mu}, info_{\mu}, c_{ASM})}{consis_{\mu}^{data}(c_{\mu}, info_{\mu}, c_{ASM})}$ 

The register consistency argues about the content GPRs and SPRs in the  $\mu_{ASM}$  machine  $c_{\mu}$  and in the assembly machine  $c_{ASM}$ . Here we do not argue about program counters as we did it in the program counter consistency. There are two GPRs (*sp* and *bp*) which are used for stack operations and whose content should have values according to their intended meaning from Table 3.1. GPR *bp* should point to the base address of the top stack frame of the  $\mu_{ASM}$  machine  $c_{\mu}$ . The difference between the values stored in GPRs *sp* and *bp* of the assembly machine  $c_{ASM}$  is the distance returned by the function  $dist_{\mu_{ASM}}^{bp}$  for the top stack frame (cf. Figure 3.3). Next, we do not require the equality of GPRs *sp* and *bp* as they are invisible<sup>6</sup> in the  $\mu_{ASM}$  semantics as long as there is a stack, but we do require the equality for the other registers.

 $is\_stack(c_{\mu}) \longrightarrow \begin{array}{c} c_{ASM}.gpr[bp] = frame^{ba}(c_{\mu}.stack,top(c_{\mu})) \\ \land \quad c_{ASM}.gpr[sp] = c_{ASM}.gpr[bp] - dist_{\mu_{ASM}}^{bp}(top(c_{\mu}), c_{\mu}.stack) \\ \neg is\_stack(c_{\mu}) \longrightarrow c_{\mu}.gpr[sp] = c_{ASM}.gpr[sp] \land c_{\mu}.gpr[bp] = c_{ASM}.gpr[bp] \\ \forall i < 32. \ i \notin \{sp, bp\} \implies c_{\mu}.gpr[i] = c_{ASM}.gpr[i] \\ \forall i < 32. \ c_{\mu}.spr[i] = c_{ASM}.spr[i] \\ \hline consis_{\mu}^{regs}(c_{\mu}, c_{ASM}) \end{array}$ 

The code consistency requires that the compiled code of a  $\mu_{ASM}$  program is stored in the memory of the assembly configuration  $c_{ASM}$  at address PROG\_BASE\_ADR. In other words, the code modification is not allowed.

DEFINITION 3.53 Code Consistency

<sup>6</sup>In the  $\mu_{ASM}$  semantics the stack registers are artificially invisible. Their invisibility is guaranteed by the following: any try access them when the stack is created and non-empty yields to an error state.

DEFINITION 3.52 ► Register Consistency  $\forall i < |info_{\mu}.code|.$   $info_{\mu}.code[i] =$  $int-to-instr(c_{ASM}.m_{word}(info_{\mu}.code_{ba}+4\cdot i))$  $consis_{\mu}^{code}(c_{\mu}, info_{\mu}, c_{ASM})$ 

The stack consistency comprises the previous base pointer consistency  $consis_{u}^{pbp}$ and the item consistency  $consis_{u}^{item}$ .

The previous base pointer consistency states that previous base pointer components of frame headers of stack frames (except for 0-th one) of  $\mu_{ASM}$  machine  $c_{\mu}$  to be consistent with their intended meaning from Table 3.2, i.e they point to base addresses of prior stack frames.

 $\neg is\_stack(c_{\mu})$  $\forall 0 < i \le top(c_{\mu}). \ stack_{pbp}(c_{\mu}.stack, i, c_{ASM}.m) = frame^{ba}(c_{\mu}.stack, i-1)$  $consis_{\mu}^{stack}(c_{\mu}.info_{\mu}, c_{ASM})$ 

After presenting the item consistency we will completely expose the stack layout, namely how it is represented in memory (cf. Figure 3.3). Note that we do not state the consistency for components of stack frame headers as it is already covered by the return address and frame header consistencies. Here we state the relation between values stored in memory corresponding to a  $\mu_{ASM}$  stack frame and their abstracted equivalents from that stack frame: saved, lifo and pars.

We introduce a few shorthands

for the sake of easy understanding of the consistency defined below.

 $\begin{array}{l} is\_stack(c_{\mu}) \longrightarrow \\ \forall \ i \leq top(c_{\mu}). \quad \forall \ j < dist_{\mu_{\rm ASM}}^{bp}(i, c_{\mu}.stack). \\ stack^{word}(c_{\mu}.stack, i, j+1, c_{ASM}.m) = \end{array}$ saved<sub>i</sub>[j] if  $0 \le j < |saved_i|$  $\begin{cases} lifo_i[j - |saved_i|] & \text{if } |saved_i| \\ pars_{i+1}[|pars_{i+1}| - (j - |saved_i| - |lifo_i|)] & \text{otherwise} \\ \hline consis_{\mu}^{item}(c_{\mu}, info_{\mu}, c_{ASM}) \end{cases}$ if  $|saved_i| \le j < |saved_i| + |lifo_i|$ 

Please note that for the top stack frame the third case is never considered (by definition of the function  $dist^{bp}_{\mu_{ASM}}$ ).

 DEFINITION 3.55 Previous Base Pointer Consistency

 DEFINITION 3.56 Item Consistency

The memory consistency states that the memory content of both machines is the same except for memory regions where the stack and the assembled code reside.

DEFINITION 3.57 ► Memory Consistency

 $a \notin [info_{\mu}.stack_{ba} : info_{\mu}.stack_{ba} - info_{\mu}.stack_{max-size}]$  $\forall a \in \mathbb{N}_{32}.$  $\land a \notin [info_{\mu}.code_{ba} : info_{\mu}.code_{ba} + 4 \cdot |info_{\mu}.code|]$  $\implies c_{ASM}.m(a) = c_{\mu}.\mathcal{M}(a)$ 

 $consis_{\mu}^{mem}(c_{\mu}, info_{\mu}, c_{ASM})$ 

#### 3.3.3 **Simulation Theorem**

In order to succeed with  $\mu_{ASM}$  executions that could be simulated by VAMP assembly machine steps, preconditions have to be fulfilled by a  $\mu_{ASM}$  program. These preconditions are stated as predicates over: (i) a  $\mu_{ASM}$  program, and (ii) a  $\mu_{ASM}$  machine executing this program. These preconditions are divided into static and dynamic properties.

Static Properties They can be shown by a static check without any execution of the  $\mu_{\rm ASM}$  program. Hence, they are stated for a given  $\mu_{\rm ASM}$  program  $\pi_{\mu_{\rm ASM}}$ . Namely, they are stated over declared and defined procedures in this program and these properties are: (i) declared indices in the *uses* component of the procedure declaration should be unique, (ii) the last statement should be a return instruction in each defined procedure (except for the main one) (iii) there exists a single return statement for each  $\mu_{ASM}$ procedure, except for the main one, and (iv) all  $\mu_{ASM}$  goto instructions do not jump out of the body of the  $\mu_{ASM}$  procedure it belongs to, this property indicates whether the procedure can be translated to VAMP assembly or not. Formally,

DEFINITION 3.58 ► Static Properties On  $\mu_{ASM}$  Program

 $\forall p \in P_{name}. \ \pi_{\mu_{\text{ASM}}}(p) \neq \bot \land \pi_{\mu_{\text{ASM}}}(p).body \neq \texttt{extern} \longrightarrow$  $dstnct?(\pi_{\mu_{ASM}}(p).uses)$  $(\neg main?_{\mu_{\text{ASM}}}(p) \longrightarrow \exists ! i. \pi_{\mu_{\text{ASM}}}(p).body[i] = \texttt{ret} \land i = \pi_{\mu_{\text{ASM}}}(p).body - 1)$  $\forall \ loc < |\pi_{\mu_{\text{ASM}}}(p).body|. \ \pi_{\mu_{\text{ASM}}}(p).body[loc] \in \{\texttt{goto}\ l, \texttt{ifnez}\ r\ \texttt{goto}\ l\} \longrightarrow \{ loc < |\pi_{\mu_{\text{ASM}}}(p).body|. \ \pi_{\mu_{\text{ASM}}}(p).body[loc] \in \{\texttt{goto}\ l, \texttt{ifnez}\ r\ \texttt{goto}\ l\} \longrightarrow \{ loc < |\pi_{\mu_{\text{ASM}}}(p).body|. \ \pi_{\mu_{\text{ASM}}}(p).body[loc] \in \{\texttt{goto}\ l, \texttt{ifnez}\ r\ \texttt{goto}\ l\}$  $0 \le l < |\pi_{\mu_{\text{ASM}}}(p).body|$ *stat-prop*<sub> $\mu_{ASM}$ </sub>( $\pi_{\mu_{ASM}}$ )

**Dynamic Properties** The  $\mu_{ASM}$  semantics does not react anyhow on a stack overflow. Thus we cannot guarantee equivalent execution between  $\mu_{ASM}$  program and its assembled version in this case. We fill this gap in the same way as Leinenbach did in [Lei07] by introducing a predicate *avail-stack*<sub> $\mu_{ASM}$ </sub> which checks whether a given  $\mu_{\rm ASM}$  machine  $c_{\mu}$  runs out of the stack memory or not.

DEFINITION 3.59 < Enough stack available

 $avail-stack_{\mu_{ASM}} :: C_{\mu_{ASM}} \times \mathbb{N} \times \mathbb{N} \mapsto \mathbb{B}$  $\sum_{i=0}^{i < |c_{\mu}.stack|} dist_{\mu_{\text{ASM}}}^{bp}(i, c_{\mu}.stack) < \text{STACK\_MAX\_SIZE}$ 

$$\frac{dist_{\mu ASM}^{r_{\mu}}(i, c_{\mu}.stack) < STACK\_MAX\_SIZE}{avail-stack_{\mu ASM}(c_{\mu})}$$

Also, we require that the  $\mu_{ASM}$  program does not modify itself as well as the stack. We use the following shortcuts  $I = instr_{curr}(c_{\mu}, \pi_{\mu_{ASM}})$  and  $eadr = c_{\mu}.gpr[rs(I)] +$ imm(I).

DEFINITION 3.60 ► No Self Modification

$$\frac{I \in Instr_{cut4\mu_{ASM}} \land instr-store?(I) \longrightarrow \neg(adr \le eadr \land eadr < adr + 4 \cdot len)}{no-self-mod_{\mu_{ASM}}(c_{\mu}, \pi_{\mu_{ASM}}, adr, len)}$$

Λ

Λ

where *adr* is the program base address and *len* is the program length.

$$I \in Instr_{cut4\mu_{ASM}} \land instr-store?(I) \longrightarrow$$

$$\neg(STACK\_BASE\_ADR \le eadr \land eadr < STACK\_BASE\_ADR + STACK\_MAX\_SIZE)$$

$$no-stack-mod_{\mu_{ASM}}(c_{\mu}, \pi_{\mu_{ASM}})$$

A  $\mu_{\rm ASM}$  program could produce an interrupt in case the effective address of memory instructions is not word aligned.

$$\frac{I \in Instr_{cut4\mu_{\text{ASM}}} \quad instr-ls?(I) \longrightarrow eadr \text{ mod } 4 = 0}{no-dmal_{\mu_{\text{ASM}}}(c_{\mu}, \pi_{\mu_{\text{ASM}}})}$$
No Data Misalignment

Before we state the dynamic properties, we join all step properties together in the predicate *step-prop*<sub> $\mu_{ASM}$ </sub>.

$$step-prop_{\mu_{ASM}} :: C_{\mu_{ASM}} \times Prog_{\mu_{ASM}} \times \mathbb{N} \times \mathbb{N} \times \mathbb{N} \times \mathbb{N} \mapsto \mathbb{B}$$

 $\begin{array}{c} \textit{no-self-mod}_{\mu_{\text{ASM}}}(c_{\mu}, adr, len) & \textit{no-stack-mod}_{\mu_{\text{ASM}}}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) \\ \hline \textit{no-dmal}_{\mu_{\text{ASM}}}(c_{\mu}, \pi_{\mu_{\text{ASM}}}) & c_{\mu}.spr[mode] = 0 \end{array}$  $step-prop_{\mu_{ASM}}(c_{\mu}, \pi_{\mu_{ASM}}, adr, len)$ 

The  $\mu_{ASM}$  dynamic properties are stated by the predicate dyn-props? $\mu_{ASM}$  defined below:

$$dyn-props?_{\mu_{\text{ASM}}} :: C_{\mu_{\text{ASM}}} \times Prog_{\mu_{\text{ASM}}} \times \mathbb{N} \times \mathbb{N} \times \mathbb{N} \mapsto \mathbb{B}$$

 $\begin{array}{ll} \forall \, i < n. \quad \delta^{i}_{\mu_{\mathrm{ASM}}}(c_{\mu}, \pi_{\mu_{\mathrm{ASM}}}) = \lfloor c^{i}_{\mu} \rfloor \longrightarrow \\ avail\text{-stack}_{\mu_{\mathrm{ASM}}}(c^{i}_{\mu}) & \wedge \ \text{step-prop}_{\mu_{\mathrm{ASM}}}(c_{\mu}, \pi_{\mu_{\mathrm{ASM}}}, adr, len) \\ \hline \\ dyn\text{-props}?_{\mu_{\mathrm{ASM}}}(c_{\mu}, \pi_{\mu_{\mathrm{ASM}}}, adr, len, n) \end{array}$ 

Let  $\pi_{\mu_{ASM}}$  be a  $\mu_{ASM}$  program, and  $c_{ASM}$  be the initial state of the VAMP assembly machine. Then for any number of steps *n* of the  $\mu_{ASM}$  machine executing program  $\pi_{\mu_{ASM}}$  there exists such a number of steps of the VAMP assembly machine such that the  $\mu_{\text{ASM}}$  machine after *n* steps is still consistent with the VAMP assembly machine after T steps. However, new machine states are consistent if the following requirements about the  $\mu_{ASM}$  and VAMP assembly machines are fulfilled:

- The  $\mu_{ASM}$  program satisfies static properties,
- The  $\mu_{ASM}$  configuration  $c_{\mu}$  and VAMP assembly configuration  $c_{ASM}$  are valid and they are consistent,
- After performing *n* steps the  $\mu_{ASM}$  machine  $c_{\mu}$  did not get stuck,
- For all steps of the  $\mu_{ASM}$  machine up to step *n* the dynamic properties hold.

Formally, this theorem is stated as follows:

- DEFINITION 3.64 Dynamic Properties
- THEOREM 3.65  $\mu_{\rm ASM}$  simulates VAMP Assembly

 DEFINITION 3.61 No Stack Update

- DEFINITION 3.62
- DEFINITION 3.63 Step Properties

```
stat-prop_{\mu_{\text{ASM}}}(\pi_{\mu_{\text{ASM}}})
valid_{asm}(c_{ASM})
Λ
Λ
                              valid_{\mu_{\rm ASM}}(c_{\mu})
                             consis_{\mu}(c_{\mu}, info_{\mu}, c_{ASM})
Λ
                               \begin{split} &\delta^n_{\mu_{\text{ASM}}}(c_\mu,\pi_{\mu_{\text{ASM}}}) = \lfloor c'_\mu \rfloor \\ & dyn\text{-}props?_{\mu_{\text{ASM}}}(c_\mu,\pi_{\mu_{\text{ASM}}},adr,len,n) \end{split} 
Λ
Λ
\rightarrow
                                              \exists T, c'_{ASM}. \\ \delta^{T}_{ASM}(c_{ASM}) = c'_{ASM} \\ valid_{asm}(c'_{ASM}) \\ valid_{\mu_{ASM}}(c'_{\mu}) \\ consis_{\mu}(c'_{\mu}, info_{\mu}, c'_{ASM}) 
                                   Λ
                                   Λ
```

Λ

Proof: We prove this theorem by induction on the step number n of the  $\mu_{\text{ASM}}$ machine.

We start the induction with n equals zero. As nothing was changed, preconditions conclude the validity of both machines and the assembler consistency.

For the induction step we have to conclude from step n to n + 1. We prove this case by a case distinction on the instruction to be executed at step i+1 by the  $\mu_{ASM}$  machine. For all  $\mu_{ASM}$  statements the proof follows from the  $\mu_{ASM}$  assembler implementation presented in the previous section.



# Abstract Intermediate Language C

An *intermediate representation* (IR) is the "heart" of every compiler. It acts as central structure around which compilers are built. The compiler front-end translates a source program into its IR, some set of optimizations is performed over the IR if needed, then the back-end of the compiler generates from that IR a target code that can be run on the target processor [ASU86]. Figure 4.1 illustrates a usual compilation process.

What kind of advantages we get from using an IR in compilers:

- Compiler front- and back-ends are separated that allows to support re-targeting (in other words, cross-platform compilation),
- Compiler performs most optimizations on IR as IR is machine-independent.

In this chapter, as the next formal contribution in terms of C Semantics to the model stack, the semantics of a very low-level unstructured intermediate representation of a programming language C is presented, called *Abstract C-Intermediate-Language*, short, *C-IL* (pronounced "c i l"), not to be confused with Common Intermediate Language (CIL)<sup>1</sup>. The *C-IL* semantics was invented by S.Schmaltz and was presented in our joint paper [SS12]. So, this semantics is not considered as a contribution to this thesis.

*C-IL* is an intermediate language that has a rich type system while at the same time being as short as possible regarding control flow and number of instructions. The main goal S.Schmaltz wants to achieve is not have a nice language for programming and optimizations but instead to be an intermediate representation language used for proofs, e.g. of low-level operating systems and hypervisors, optimizing C compilers, etc., and for combining with high-level assembly languages, like  $\mu_{ASM}$ .

The *C-IL* language is a goto-language defined in form of a labeled transition system, like  $\mu_{ASM}$  presented in the previous chapter. *C-IL* is defined using an abstract syntax that can be extracted from a concrete syntax tree in a straight forward way. *C-IL* operates on a global byte-addressable memory and on an abstract stack. The

<sup>&</sup>lt;sup>1</sup>formerly called Microsoft Intermediate Language (MSIL)



Figure 4.1: Typical Compilation Process

heap is not considered as a separate memory since the notion of a heap only exists when there is some form of memory allocation system available (e.g. provided by the standard library or the operating system). Pointer arithmetics is allowed on pointers to the global memory, but for local variables it is restricted to calculating offsets inside local memories. In *C-IL* every memory access corresponds to dereferencing a left value, where the left value is a pointer to the global memory or a reference to some offset in a local variable. There is an issue regarding *C-IL*, namely it is dependent on the underlying architecture and compiler. So that, *C-IL* is parameterizable to make it applicable to at least the most common cases.

The way we proceed in this chapter is we first introduce Schmalzt's *C-IL* semantics. At last we present the compiler correctness theory for *C-IL* compiled down to the target language VAMP assembly. We assume that the compilation is performed by an optimizing C compiler, which we refer to as the C compiler in question. To be able to present such a theory we will introduce an information about the C compiler in question which can be extracted from its specification. We want to stress that the compiler correctness theory is joint work with S.Schmaltz.

## 4.1 Semantics

### 4.1.1 Types

The C-IL type system supports:

#### **Primitive Types**

Depending on the compiler and underlying architecture, different primitive types may be provided. For a given instance of *C-IL*, the *set of primitive types*  $\mathbb{T}_P$  must be defined as a finite subset of the *set of possible primitive types*  $\mathbb{T}_{PP}$ .

The set of possible primitive types  $\mathbb{T}_{PP}$  is defined as follows:

- $n \in \mathbb{N} \land n \in \{8, 16, 32, 64\} \Rightarrow in \in \mathbb{T}_{PP}$  signed integer types of size *n*-bit
- $n \in \mathbb{N} \land n \in \{8, 16, 32, 64\} \Rightarrow \mathbf{u}n \in \mathbb{T}_{PP}$  unsigned integer types of size *n*-bit
- void  $\in \mathbb{T}_{PP}$

Note that a primitive type size in bits must be a multiple of 8.

In *C-IL* there is no direct support of boolean type, like in any C. This type is implicitly modeled as one of the primitive types of *C-IL*.

#### **Complex Types**

We inductively define the set of complex types  $\mathbb{T}$  as follows:

- Primitive types:  $t \in \mathbb{T}_P \Rightarrow t \in \mathbb{T}$
- Pointers:  $t \in \mathbb{T} \Rightarrow \mathbf{ptr}(t) \in \mathbb{T}$
- Array types:  $t \in \mathbb{T} \land n \in \mathbb{N} \Rightarrow \operatorname{array}(t, n) \in \mathbb{T}$
- Function pointers:  $t, t_1, \ldots, t_n \in \mathbb{T} \Rightarrow \mathbf{funptr}(t, [t_1, \ldots, t_n]) \in \mathbb{T}$
- Struct types:  $t_C \in \mathbb{T}_C \Rightarrow$  struct  $t_C \in \mathbb{T}$

Here,  $\mathbb{T}_C$  is a set of *struct type names*. This set is defined individually for each *C-IL*-program we consider. A struct type itself is a type that consists of so-called fields modeled by the *set of field names*  $\mathbb{F}$ . This set contains all possible field names. A struct is always identified by a unique name, the *composite type name*. These are from the set of composite type names  $\mathbb{T}_C$ . The struct type declarations are part of the *C-IL* program declaration which we examine later on.

**Type Predicates** We define predicates *is-ptr*?, *is-funptr*?, and *is-array*? which indicate whether a given type represents either a pointer, an array or function pointer, respectively.

| $is-pir? :: \mathbb{I} \to bool$    | $is-array? :: \mathbb{I} \to bool$                   | is-junptr? :: $\mathbb{I} \to bool$                                              |
|-------------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------|
| $\exists t'.  t = \mathbf{ptr}(t')$ | $\exists t', n'.  t = \operatorname{array}(t', n'))$ | $\exists t, t_1, \dots, t_n, n'.$<br>$t = \mathbf{funptr}(t, [t_1, \dots, t_n])$ |
| <i>is-ptr</i> ?( <i>t</i> )         | is-array?(t)                                         | is-funptr?(t)                                                                    |

## 4.1.2 Values

In *C-IL* values consist of an actual value and a type information. The value is represented as a byte-string The type tells us in what way the value needs to be interpreted. We define the set of values *val* as the union of the following sets:

 $val \stackrel{\text{def}}{=} \{val_{\mathbf{u}k} \cup val_{\mathbf{i}k} \mid k \in \mathbb{N}\} \cup val_{\mathbf{struct}} \cup val_{\mathbf{ptr}} \cup val_{\mathbf{funptr}} \cup val_{\mathbf{fun}} \cup val_{\mathbf{lref}}$ where definitions of the aforementioned sets are:

- Set of primitive values:
  - $n \in \mathbb{N} \land b \in \mathbb{B}^n \Rightarrow \mathbf{val}(b, \mathbf{u}n) \in val_{\mathbf{u}n}$
  - $n \in \mathbb{N} \land b \in \mathbb{B}^n \Rightarrow \mathbf{val}(b, \mathbf{i}n) \in val_{\mathbf{i}n}$

where  $n \in \{8, 16, 32, 64\}$  is the number of bits.

We introduce functions  $val2Int :: val \mapsto \mathbb{Z}$  and  $val2Nat :: val \mapsto \mathbb{N}$  which convert *C-IL* values of signed and unsigned integer types to integer and natural numbers, respectively. We omit their definitions due to their simplicity.

- Set of structs:
  - $t_C \in \mathbb{T}_C \land B \in (\mathbb{B}^8)^* \Rightarrow$  val(B, struct  $t_C) \in val_{\text{struct}}$
- Set of pointers<sup>2</sup>:
  - $a \in \mathbb{B}^{size_{ptr}} \land t \in \mathbb{T} \land (is-ptr?(t) \lor is-array?(t)) \Rightarrow \mathbf{val}(a,t) \in val_{\mathbf{ptr}(t)} \subseteq val_{\mathbf{ptr}}$
  - $a \in \mathbb{B}^{8size_{ptr}} \Rightarrow \mathbf{val}(a, \mathbf{fptr}) \in val_{\mathbf{funptr}}$

Here, for pointers the type information is the one from the pointer itself and not the type of the value the pointer points to. Note that array values are also pointers, thus, we allow them to occur as pointer values. (They will be used synonymous to a pointer to the first element of the array in expression evaluation). Note that, in the case of function pointers, to define operational semantics, we do not attach the type of the function pointed to to the value of the function pointer since we can get this information easily from the function table which we will define in this chapter later on. Instead, we just use **fptr** to denote that this value represents some function pointer (which can then be looked up in the function table).

- Set of local references:
  - $v \in \mathbb{V} \land o \in \mathbb{N} \land i \in \mathbb{N} \land t \in \mathbb{T} \land (is-ptr?(t) \lor is-array?(t)) \Rightarrow \mathbf{lref}((v, o), i, t) \in val_{\mathbf{lref}}$ where  $\mathbb{V}$  is the set of variable names.

where v is the set of variable names.

Note that we differentiate between pointers to the global memory and pointers to local memories (on the stack) here. The latter ones we call *local references* and they can only occur as intermediate values during expression evaluation or as return destinations. A local reference contains information about the local variable name v, byte-offset in that variable o, and the stack frame number i it belongs to. Worth to note that function pointers are never local references.

• Set of symbolic function values:

-  $f \in \mathbb{F}_{name} \Rightarrow \mathbf{fun}(f) \in val_{\mathbf{fun}}$ 

In a *C-IL*-program, inline functions may occur or the function pointer address may not be defined in the context for a given function for other reasons. Obviously, then a function pointer value cannot be computed during expression evaluation. Thus, for these cases we introduce the symbolic value standing for the function. This is used in the operational semantics to call such functions.

## 4.1.3 Expressions

We inductively define the set of expressions  $\mathbb{E}$  as follows:

- Constants:  $c \in val \Rightarrow c \in \mathbb{E}$
- Variable names:  $v \in \mathbb{V} \Rightarrow v \in \mathbb{E}$
- Function names:  $f \in \mathbb{F}_{name} \Rightarrow f \in \mathbb{E}$

 $<sup>2^{</sup>s} size_{ptr} \in \mathbb{N}$  - is a constant describing the size of a pointer in bytes and that depends on the compiler.

• Binary operation on expressions:  $e_0, e_1 \in \mathbb{E} \land \oplus \in \mathbb{O}_2 \Rightarrow (e_0 \oplus e_1) \in \mathbb{E}$ .

Here we assume that the C compiler translates C code to *C-IL* representation in such a fashion that all values passed to operators are correctly typed (where addition of pointer with any unsigned integer or integer type value counts as correctly typed). The set of binary operators  $\mathbb{O}_2$  is

 $\mathbb{O}_2 \quad \stackrel{\mathrm{def}}{=} \quad \{+,-,*,/,\%,<<,>>,<=,>=,==,!=, \ \& \ ,|, \ \hat{,} \ \& \& \ ,||\}$ 

Unary operation on expression: e ∈ E ∧ ⊖ ∈ O<sub>1</sub> ⇒ ⊖e ∈ E. The set of unary operators O<sub>1</sub> is

 $\mathbb{O}_1 \stackrel{\text{def}}{=} \{-, \sim, !\}$ 

- Ternary operator:  $e, e_0, e_1 \in \mathbb{E} \Rightarrow (e ? e_0 : e_1) \in \mathbb{E}$
- Type cast:  $t \in \mathbb{T}, e \in \mathbb{E} \Rightarrow (t)e \in \mathbb{E}$
- Dereferencing pointer:  $e \in \mathbb{E} \Rightarrow *e \in \mathbb{E}$
- Address of expression:  $e \in \mathbb{E} \Rightarrow \& e \in \mathbb{E}$
- Field access:  $e \in \mathbb{E} \land f \in \mathbb{F} \Rightarrow (e).f \in \mathbb{E}$
- Size of type:  $t \in \mathbb{T} \Rightarrow \operatorname{sizeof}(t) \in \operatorname{val}$
- Size of expression:  $e \in \mathbb{E} \Rightarrow sizeof(e) \in val$
- Offset in type:  $t_c \in \mathbb{T}_C \land f \in \mathbb{F} \Rightarrow \text{offsetof}(t_c, f) \in val$

Note, we do not support array access and pointer field access here directly, instead, they simply are translated:

- a[k] to \*(a + k)
- $a \rightarrow b$  to (\*a).b

# 4.1.4 Statements

We define the set of *C-IL*-statements S as follows:

- Assignment:  $e_0, e_1 \in \mathbb{E} \Rightarrow e_0 = e_1 \in \mathbb{S}$ ,
- Goto:  $l \in \mathbb{N} \Rightarrow$  **goto**  $l \in \mathbb{S}$ ,
- If-Not-Goto:  $e \in \mathbb{E} \land l \in \mathbb{N} \Rightarrow$  if not e goto  $l \in \mathbb{S}$ ,
- Function Call:  $e_0, e \in \mathbb{E}, E \in \mathbb{E}^* \Rightarrow e_0 = \operatorname{call} e(E) \in \mathbb{S}$ ,
- Procedure Call:  $e \in \mathbb{E}, E \in \mathbb{E}^* \Rightarrow \text{call } e(E) \in \mathbb{S}$ ,
- Return:  $e \in \mathbb{E} \Rightarrow$  return  $e \in \mathbb{S}$  and return  $\in \mathbb{S}$ .

DEFINITION 4.1
 C-IL Program

### 4.1.5 Program

A *C-IL*-program  $\pi$  is represented by record type  $Prog_{IL}$  defined as follows:

$$Prog_{IL} \stackrel{\text{def}}{=} \{\mathcal{V}_G :: (\mathbb{V} \times \mathbb{T})^*, T_F :: \mathbb{T}_C \to (\mathbb{F} \times \mathbb{T})^*, \mathcal{F} :: \mathbb{F}_{name} \to FunT\}.$$

where the purpose of components of this record is:

- $\mathcal{V}_G$  a list of global variable declarations,
- $T_F$  a type table for struct types. Given a composite type name  $t_C$ , the function returns the list of field declarations for that struct type. A field declaration is a pair of field name and type. In case there is no type declared for composite type name  $t_C$ , the function returns the empty list [].
- $\mathcal{F}$  a function table that is represented as a partial function from the set of function names  $\mathbb{F}_{name}$  to function table entries. A function table entry is represented by record type *FunT* that will be defined now.

Function table entry A function table entry is defined as follows:

DEFINITION 4.2 ► C-IL Function Declaration  $FunT \stackrel{\text{def}}{=} \{rettype :: \mathbb{T}, npar :: \mathbb{N}, \mathcal{V} : (\mathbb{V} \times \mathbb{T})^*, \mathcal{P} : (\mathbb{S}^* \cup \{\text{extern}\})\}.$ 

where the purpose of components of that record type is:

- *rettype* a return value type,
- npar a number of input parameters,
- $\mathcal{V}$  a parameter and local variable declaration list, in which the first *npar* elements are parameters,
- *P* a function body represented as the list of *C-IL* statements. If function is not defined within a *C-IL* program, then it is marked by a special keyword extern. It means that the function is implemented outside the *C-IL* program, e.g. in an assembly program.

### 4.1.6 System Parameters

*C-IL* is such a low-level language that its semantics cannot be fully specified without knowledge about the system parameters it runs under. These system parameters depend on the compiler itself as well on the underlying architecture. In this thesis we are interested in the following system parameters grouped in record S ystem<sub>IL</sub>:

- *endianness* :: {**little**, **big**} indicates the endianness of the underlying architecture, i.e. the order in which bytes are stored in memory,
- $G_{adr} :: \mathbb{V} \to val_{ptr}$  returning the address for a given global variable name.
- *F<sub>adr</sub>* :: *F<sub>name</sub>* → *val*<sub>ptr</sub> is a partial mapping from a function name to a function pointer address. Note that for any given program, this mapping is injective and only yields addresses from the code range. For functions declared extern and for inline functions this function need not be defined.

- $size_{ptr} :: \mathbb{N}$  size of the pointer type in bytes,
- $size_{struct} :: \mathbb{T}_C \to \mathbb{N}$  size of struct types in bytes,
- offset ::  $\mathbb{T}_C \times \mathbb{F} \to \mathbb{N}$  returning the byte-offset of a field in a struct type,
- *cast* ::  $val \times \mathbb{T} \rightarrow val$  which performs type cast for values,
- *size\_t* ::  $\mathbb{T}_P$  the type of the value returned by the sizeof-operator,

### Size of Types

For each type, there is an associated number that describes the number of bytes needed to store a value of that type in memory, the size of the type. We define the function size ::  $\mathbb{T} \times System_{IL} \to \mathbb{N}$  that returns the size of a given C-IL type t that depends on given system parameters  $\theta$ .

$$size_{\theta}(t) = \begin{cases} \frac{k}{8} & t = \mathbf{i}k \lor t = \mathbf{u}k \\ \theta.size_{ptr} & is-ptr?(t) \lor is-funptr?(t) \\ n \cdot size(t') & t = \mathbf{array}(t', n) \\ \theta.size_{struct}(t_C) & t = \mathbf{struct} \ t_C \end{cases}$$

#### Configurations 4.1.7

C-IL configurations are represented by record type  $C_{IL}$  that consists of a byte-addressable memory  $(\mathcal{M})$  and an abstract stack (*stack*), where the latter one is represented as a list of C-IL stack frames. Obviously, we do not need to model a no-stack in C-IL as it was done in the  $\mu_{ASM}$  semantics examined in Chapter 3.

$$C_{IL} \stackrel{\text{def}}{=} \{\mathcal{M} :: \mathbb{B}^{size_{ptr}} \mapsto \mathbb{B}^{8}, stack :: frame_{C-IL}^{*}\} \quad \blacktriangleleft \text{ DEFINITION 4.3}$$

$$G-IL \text{ Configuration}$$

A stack frame in C-IL corresponds to a function (procedure) which has not yet been terminated with return, like in  $\mu_{ASM}$ . It is represented by record type  $frame_{C-IL}$ that is defined as follows:

def ≡  ${\mathcal{M}_{\mathcal{E}} :: \mathbb{V} \mapsto (\mathbb{B}^{8})^{*}, rds :: val_{\mathbf{ptr}} \cup val_{\mathbf{lref}} \cup \{\bot\}, f :: \mathbb{F}_{name}, loc :: \mathbb{N}\}}$   $\blacktriangleleft$  DEFINITION 4.4 frame<sub>C-IL</sub> where the components of this record are:

- $\mathcal{M}_{\mathcal{E}}$  is a local variable environment mapping variable names to local byte-offsetaddressable memories (represented as list of bytes).
- rds is a return value destination describing where the result value returned to the current frame has to be stored. It is either a pointer to where the return value of the function is going to be stored, a local reference to a variable of the stack frame "below" at which offset the return value has to be written to, or  $\perp$ denoting the absence of a return destination.
- f and loc is a function name and a statement location counter, respectively. Like it was done in  $\mu_{ASM}$ , these two components describe the control flow of a C-IL program.

C-IL Stack Frame

#### Memory Semantics

On the one hand we have byte-addressable memories, on the other we have typed values. The function  $read^{\theta}(c_{IL}, a)$  derefences a given pointer value v in a given configuration  $c_{IL}$  and returns it.

$$read^{\theta} :: C_{IL} \times (val_{ptr} \cup val_{lref}) \mapsto val$$

The function  $write^{\theta}(c_{IL}, a, v)$  writes a given value v to a given address a in memory of a given configuration  $c_{IL}$ .

 $write^{\theta} :: C_{IL} \times val \times (val_{ptr} \cup val_{lref}) \mapsto C_{IL}$ 

To specify the effect, similar functions  $read_{\mathcal{E}}^{\theta}$  and  $write_{\mathcal{E}}^{\theta}$  are provided to read and write a local variable/parameter (identified by variable name) from a stack frame. They have the following signatures:

 $read_{\mathcal{E}}^{\theta} :: frame_{C-IL} \times \mathbb{V} \to val$ 

 $write^{\theta}_{\mathcal{E}} :: frame_{C-IL} \times \mathbb{V} \times val \rightarrow frame_{C-IL}$ 

Note that, since addresses of local variables are not explicitly modeled (this would either expose stack layout) the *C-IL* semantics carries the limitation that pointers to local variables cannot be stored in memory.

We have omitted their definitions because it is too detailed for this thesis.

### 4.1.8 Operational Semantics

### **Expression Evaluation**

Expressions are evaluated by a function that returns either a *C-IL*-value or the special value  $\perp$  that denotes that the expression cannot be evaluated:

$$[e]_c^{\pi,\theta} \in val \cup \{\bot\}$$

Depending on the expression, we may need the complete state, i.e. configuration, program and system parameters, to evaluate it. We omitted its definition as it is too detailed for this thesis.

#### **Statement Execution**

In defining the semantics of C-IL we will use the following shorthand notation:

$$c_{IL}.f_i \stackrel{\text{def}}{=} c_{IL}.stack[i].f$$

$$c_{IL}.loc_i \stackrel{\text{def}}{=} c_{IL}.stack[i].loc_i$$

As shorthands for the members of the top stack frame in a C-IL-configuration:

- $c_{IL}.\mathcal{M}_{\mathcal{E}_{top}} \stackrel{\text{def}}{=} \mathbf{hd}(c_{IL}.stack).\mathcal{M}_{\mathcal{E}}$
- $c_{IL}.rds_{top} \stackrel{\text{def}}{=} \mathbf{hd}(c_{IL}.stack).rds$

• 
$$c_{IL}.f_{top} \stackrel{\text{def}}{=} \mathbf{hd}(c_{IL}.stack).f$$

•  $c_{IL}.loc_{top} \stackrel{\text{def}}{=} \mathbf{hd}(c_{IL}.stack).loc$ 

The next statement to be executed by a C-IL machine running some C-IL program is identified by the control components of the top stack frame of the stack of this machine. We define the function

$$mt_{curr} :: frame_{C-IL}^* \times Prog_{IL} \mapsto \mathbb{S}$$

that takes a *C-IL* stack *s* (instead of a *C-IL* configuration) and a *C-IL* program  $\pi$  as input and returns the next statement to be executed by a *C-IL* machine whom the stack *s* belongs to. This function is defined as

The function *top* ::  $C_{IL} \mapsto \mathbb{N}$  returns the index of the top stack frame in a given configuration  $c_{IL}$ :

 $top(c_{IL}) \stackrel{\text{def}}{=} |c_{IL}.stack| - 1$ 

Further, we define the functions

SI

$$inc_{loc} :: C_{IL} \mapsto C_{IL}$$

 $inc_{loc}(c_{IL}) \stackrel{\text{def}}{=} c_{IL}[stack := \mathbf{hd}(c_{IL}.stack)[loc := c_{IL}.loc_{top} + 1] \circ \mathbf{tl}(c_{IL}.stack)]$ which increments the location of the top stack frame of a given *C-IL* configuration  $c_{IL}$ , and

$$set_{loc} :: C_{IL} \times \mathbb{N} \mapsto C_{IL}$$

 $set_{loc}(c_{IL}, l) \stackrel{\text{def}}{=} c_{IL}[stack := \mathbf{hd}(c_{IL}.stack)[loc := l] \circ \mathbf{tl}(c_{IL}.stack)]$ 

which sets the location of the top stack frame to location l, and

 $drop_{frame} :: C_{IL} \mapsto C_{IL}$ 

$$drop_{frame}(c_{IL}) \stackrel{\text{def}}{=} c_{IL}[stack := \mathbf{tl}(c_{IL}.stack)]$$

which removes the top stack frame from a given C-IL configuration  $c_{IL}$ , and

$$set_{rds} :: C_{IL} \times val \mapsto C_{IL}$$

 $set_{rds}(c_{IL}, v) \stackrel{\text{def}}{=} c_{IL}[stack := \mathbf{hd}(c_{IL}.stack)[rds := v] \circ \mathbf{tl}(c_{IL}.stack)]$ 

which sets the return destination of the top stack frame to a given value v.

The predicate **zero** ::  $val \mapsto bool$  indicates whether a given value represents a zero value.

The predicate *is-function* ::  $val_{ptr} \times \mathbb{F}_{name} \times System_{IL} \mapsto bool$  indicates whether a given function pointer address corresponds to a given function name

$$\frac{\theta.\mathcal{F}_{adr}(v) = f}{is\text{-function}(v, f, \theta)}$$

### 4.1.9 Transition Function

We denote a *C-IL* configuration  $c_{IL}$  making a step to configuration  $c'_{IL}$  under the program  $\pi$  in the context  $\theta$  by

 DEFINITION 4.6 Top Stack Frame Index DEFINITION 4.7 ► C-IL Transition Function

$$\pi, \theta \vdash c_{IL} \rightarrow_{IL} c'_{IL}.$$

It is defined by treating each *C-IL* statement.

**Assignment** As an effect of such a statement execution the evaluated right hand expression of this statement is stored in the memory of the *C-IL* configuration  $c_{IL}$  at address that is the evaluated left hand side expression of this statement. Also, the location counter of the top stack frame of a *C-IL* configuration gets increased by one. Formally,

$$\frac{stmt_{curr}(c_{IL}.stack,\pi) = e_0 = e_1}{\pi, \theta \vdash c_{IL} \rightarrow_{IL} inc_{loc}(write^{\theta}(c_{IL}, [\&e_1]_{c_{II}}^{\theta,\pi}, [e_0]_{c_{II}}^{\theta,\pi}))}$$

**Goto** This statement performs a so-called unconditional jump to the target location and it is defined as follows:

 $\frac{stmt_{curr}(c_{IL}.stack,\pi) = \mathbf{goto} \ l}{\pi, \theta \vdash c_{IL} \rightarrow_{IL} set_{loc}(c_{IL},l)}$ 

**lf-Not-Goto** In comparison to the goto statement this statement performs a conditional jump. That is, there are two cases: (i) if the evaluated logical test expression e of the statement is equal zero, then the same happens as it just were a goto statement with the same target location,

$$\frac{stmt_{curr}(c_{IL}.stack,\pi) = \text{ifnot } e \text{ goto } l}{\pi, \theta + c_{IL} \rightarrow_{IL} set_{loc}(c_{IL},l)}$$

(ii) in case the evaluated test expression e fails, i.e. it is not equal zero, then the execution of such a statement does not change anything except for the location counter of the top stack frame of the configuration  $c_{IL}$  which gets increased by one. That is, it operates like a *no-operation* statement. Formally,

$$\frac{stmt_{curr}(c_{IL}.stack,\pi) = \text{ifnot } e \text{ goto } l \qquad \neg \text{zero}([e]_{c_{IL}}^{\theta,\pi})}{\pi, \theta \vdash c_{IL} \rightarrow_{IL} inc_{loc}(c_{IL})}$$

**Call** A call statement is treated here if it is not external and it either is a function or procedure call. The function name string identifier is obtained from the expression e of the call statement (the expression e represents the function f). As a result of the call statement execution a new stack frame is created and is put on the top of the stack. Also, the location counter of the original top stack frame gets increased by one. So that, the execution will resume at the next statement after the call statement whenever the called function(procedure) returns.

$$stmt_{curr}(c_{IL}.stack, \pi) \in \{ call \ e(E), e_0 = call \ e(E) \}$$
  
is-function([e]\_{c\_{IL}}^{\pi, \theta}, f, \theta)  $\pi.\mathcal{F}(f).\mathcal{P} \neq extern$   
$$call_{frame}(c_{IL}, f, E, frame_{new})$$

 $\overline{\pi, \theta \vdash c_{IL} \rightarrow_{IL} set_{rds}(c_{IL}, [\&e_0]_c^{\theta, \pi})[stack := frame_{new} \circ inc_{loc}(c_{IL}).stack]}$ 



Figure 4.2: C<sub>IL</sub> Compiler Consistency at IO-points

The new stack frame is chosen nondeterministically according to the following constraints captured in the predicate  $call_{frame}(c_{IL}, f, E, frame_{new})$ :

$$\forall 0 \le i < npar: \quad read_{\mathcal{E}}^{\theta}(frame_{new}, v_i) = [E[i]]_c^{\theta, \pi}$$
  
$$\forall npar \le i < \mathbf{len}(\mathcal{V}): \quad \mathbf{len}(frame_{new}.\mathcal{M}_{\mathcal{E}}(v_i)) = size(t_i)$$

 $frame_{new}.loc = 0$ ,  $frame_{new}.f = f$ ,  $frame_{new}.rds = \bot$ 

Here,  $npar = \pi \mathcal{F}(f) \cdot npar$  is the number of input parameters of the function f,  $\mathcal{V} = \pi \mathcal{F}(f) \mathcal{V}$  is the declaration list of parameters and local variables of the function f, and  $(v_i, t_i) = \mathcal{V}[i]$  is the *i*-th declaration in that declaration list. Note that we only place a strict constraint on the parameter values. The initial content of local variables is chosen nondeterministically with appropriate size for the declared type.

There are two return statements: (i) return from a function call, i.e. return Return with result, and (ii) return from a procedure call, i.e. return without result. In the first case the evaluated result expression  $[e]_{c_{IL}}^{\theta,\pi}$  of the return statement is stored in the memory at the address identified by the return destination component  $drop_{frame}(c_{IL}).rds_{top}$ . Also, for both statements the top stack frame of a C-IL configuration is removed.

 $\frac{stmt_{curr}(c_{IL}.stack,\pi) = \mathbf{return} \ e}{\pi, \theta \vdash c_{IL} \rightarrow_{IL} write^{\theta}(drop_{frame}(c_{IL}), [e]_{c_{IL}}^{\theta,\pi}, drop_{frame}(c_{IL}).rds_{top})}$ 

| stmt $(c_{ij}, stack, \pi) - return$                                   | <ul> <li>DEFINITION</li> </ul> |
|------------------------------------------------------------------------|--------------------------------|
|                                                                        | Return Without R               |
| $\pi, \theta \vdash C\text{-}IL \rightarrow_{IL} drop_{frame}(c_{IL})$ |                                |

#### **Compiler Correctness Theory** 4.2

In this section we introduce  $C_{IL}$  simulation relation, called *compiler consistency*, for an optimizing C compiler. The simulation relation  $consis_{IL}(c_{IL}, info_{IL}, c_{ASM})$  states that the VAMP assembly configuration  $c_{ASM}$  encodes the C-IL configuration  $c_{IL}$  via the C-IL static information  $info_{IL}$  at IO points. An IO point<sup>3</sup> is a point indicating

 DEFINITION 4.8 Return With Result

4.9 Result

<sup>&</sup>lt;sup>3</sup>the notion of IO points was introduced in [DPS09]



Figure 4.3: C-IL Stack Layout

a statement in the execution sequence of statements of the source code at which the execution effect of preceding instructions in the compiled code with optimizations is the same as it had been compiled without optimizations. IO points we are interested in are function and external function calls. At this place we assume that the optimizing C compiler in question does not perform interprocedural optimizations. We need such an assumption to guarantee that an IO point like a function call in a source code will not be removed, e.g. inlined, after compiling it to target code. Also, we assume the evaluation of parameters to a call is done within the code generated for this call. So that, any pre-computations for evaluating parameters of a call cannot be done before the code generated for this call. In order to allow for an optimizing C compiler in question to generate these pre-computations we would need to split the call and return statements of the original *C-IL* semantics into the sequence of new statements. By that we obtain a new semantics, called *C-IL*-Minor. That will be a future work for extending the compiler correctness theory.

In order to be able to state the simulation theorem we need at least to agree how the stack layout looks like of the generated code by an optimizing C compiler in question.

### 4.2.1 Stack Layout

The stack layout we use for *C-IL* is depicted in Figure 4.3. This stack layout differs from the stack layout depicted in Figure 3.3 at some places, but they have the same frame headers and the region containing passed parameters is found at the same place in both stack layouts. This is an important aspect to a technically sound model coupling the  $\mu_{ASM}$  and *C-IL* languages.

Having fixed the stack layout it is not difficult to figure out what the code generated for a call by the compiler is doing. However, let us go through blocks of a stack frame depicted in 4.3 which are saved at a call. Before a call temporaries are on top of the stack. Temporaries in a *C-IL* stack frame corresponds to lifo in a  $\mu_{ASM}$  stack frame. The code generated for a call puts first caller-save registers on stack, then it puts the return destination address in case a result value must be returned from the call. Next, input arguments are put on the stack as well as the return address at which the execution will resume when the called function returns. That is what is done by the code generated for a call at the caller side. The code generated for a call at the callee side, called *prologue*, puts first the frame base pointer on the stack, then reserves the space for local variables, and at last stores callee-save registers.

### Static Information Describing Compiled C-IL Program

Here we introduce the function  $code_{IL}$  ::  $Prog_{IL} \times \mathbb{N} \times \mathbb{N} \times \mathbb{N} \mapsto infoT_{IL}$  that takes a program  $\pi$ , a program base address PROG\_BASE\_ADR, a stack base address STACK\_BASE\_ADR and the stack length STACK\_MAX\_SIZE and produces static information  $info_{IL}$  describing the compiled *C-IL* program. This static information comprises the following components:

- *info<sub>IL</sub>.code* : *Instr*<sup>\*</sup> is the list of VAMP assembly instructions that represents the compiled *C-IL* program,
- $info_{IL}.code_{ba}$ :  $\mathbb{N}$  is the base address of the compiled code,
- $info_{IL}.stack_{ba}: \mathbb{N}$  is the stack base address,
- *info<sub>IL</sub>.stack<sub>len</sub>* :  $\mathbb{N}$  is the stack size in words,
- *info<sub>IL</sub>.code<sub>ia</sub>* : (𝔽<sub>name</sub> × ℕ) → ℕ maps pairs of function names and locations, indicating statements, to base addresses of those compiled statements,
- $info_{IL}.fun_{ba}: \mathbb{F}_{name} \to \mathbb{N} \cup \{\bot\}$  maps functions (if declared and defined in the *C-IL* program) to their compiled start addresses,
- $info_{IL}.iop : \mathbb{F}_{name} \times \mathbb{N} \to bool$  indicates whether the statement identified by a given location and function name is an IO point.
- $info_{IL}.lvar_{reg} : \mathbb{V} \times \mathbb{F}_{name} \times \mathbb{N} \to \mathbb{N} \cup \{\bot\}$  maps a given local variable name that belongs to the function identified by a given function name and a given IO point index to the index of a assembly machine register that contains the value of this local variable.
- $info_{IL}.lvar_{off} : \mathbb{V} \times \mathbb{F}_{name} \rightarrow \mathbb{N}$  maps local variables and function names to offsets where local variable (input parameter) values are stored in stack frames which corresponds to the function names. This offset is relative to the base address of a stack frame.

•  $info_{IL}.size_{caller-save} : \mathbb{F}_{name} \times \mathbb{N} \to \mathbb{N}$  returns the number of bytes that will be used on the stack after executing the statement identified by a given pair of the location counter and the function name (cf. Figure 4.4). Here we want to stress that the number of bytes that is used to store caller's data on the stack can differ for the same function call called from different places within the *C-IL* program.

Here we introduce two lists *caller* and *callee* containing caller- and callee-save GPR indices, respectively, which are compiler dependent. Typically, the concatenation of both lists should contain all GPR indices. But we do not rely anyhow on that.

- $info_{IL}.size_{params} : \mathbb{F}_{name} \to \mathbb{N}$  returns the number of bytes that is occupied by input parameters passed on the stack to a call to the function identified by a given function name (cf. Figure 4.4).
- $info_{IL}.size_{lvars} : \mathbb{F}_{name} \to \mathbb{N}$  returns the number of bytes that is occupied by local variables stored on the stack for a given function.
- $info_{IL}.dist_{bp} : \mathbb{F}_{name} \times \mathbb{N} \to \mathbb{N}$  is a mapping that returns the number of bytes occupied in a stack frame by a given function at the statement indicated by a given location, where this statement must be an IO point (cf. Figure 4.4).

Note that we do not present the definition of the function  $code_{IL}$  as it completely depends on the specification of an optimizing C compiler which is another topic that is not a part of this thesis.

Before we present the *C-IL* compiler consistency we first introduce a few auxiliary functions. We first define the function

$$dist_{II}^{op} :: \mathbb{N} \times frame_{C,II}^* \times infoT_{IL} \mapsto \mathbb{N}$$

computing the distance (number of bytes) between stack frame base addresses of the *i*-th and (i+1)-th stack frames from a given list of stack frames *s* with respect to the information  $info_{IL}$  about the compiled code. In the definition of this function we make case distinctions on whether the *i*-th stack frame from the list of stack frames *s* is the top one or not.

- If the *i*-th stack frame is the top one, then the distance returned by this function is identified by the static information component *info<sub>IL</sub>.dist<sub>bp</sub>* (cf Figure 4.4).
- Else, i.e. *i*-th stack frame is not the top one, the distance is computed as the sum of (cf. Figure 4.4):
  - the stack frame size before a call that created the (i+1)-th stack frame. Recall that after executing a call statement in the *C-IL* semantics the location counter of the stack frame corresponding to caller is incremented. So that, when the called function terminates the execution resumes at the next statement. Because of this incrementing in "advance", in the definition of the function  $dist_{IL}^{bp}$ , the location counter of the *i*-th non-top stack frame is adjusted by decrementing it so that it points to a call statement(whose execution created the (i+1)-th stack frame) that is an IO point.
  - the caller-save block size in the *i*-th stack frame,
  - 4 bytes containing a return destination. These four bytes are added to the distance in case the return destination is defined for the *i*-th stack frame,



Figure 4.4: C-IL Stack Layout

- the size of a block containing the parameters passed to a function call corresponding to the (i+1)-th stack frame,
- 4 bytes representing the return address of the frame header corresponding to the (i+1)-th stack frame, and
- 8 bytes representing the frame header corresponding to the (i+1)-th stack frame

So the function  $dist_{IL}^{bp}$  is defined as

$$dist_{IL}^{bp}(i, s, info_{IL}) \stackrel{\text{def}}{=}$$

DEFINITION 4.10
 Distance Between Frame Base

 Addresses

$$\begin{cases} info_{IL}.dist_{bp}(s[i].f, s[i].loc) & \text{if } i = top(s) \\ info_{IL}.dist_{bp}(s[i].f, s[i].loc - 1) \\ + info_{IL}.size_{caller-save}(s[i].f, s[i].loc - 1) \\ + \begin{cases} 4 & \text{if } s[i].rds \neq \bot \\ 0 & \text{otherwise} \end{cases} & \text{otherwise} \\ + info_{IL}.size_{params}(s[i + 1].f) \\ + \end{cases} \end{cases}$$

where *f* is a function name obtained from the *C-IL call*-statement identified by the function name s[i]. *f* and the location counter s[i].*loc* – 1 in a *C-IL* program.

Next we define the function

$$frame_{IL}^{ba} :: \mathbb{N} \times C_{IL} \times infoT_{IL} \mapsto \mathbb{N}$$

that computes the absolute memory address of the *i*-th stack frame of a given *C-IL* configuration  $c_{IL}$ , where the stack base address is identified by the component  $stack_{ba}$  of a given static information  $inf o_{IL}$ . Recall that the stack grows downwards.

DEFINITION 4.11 Frame Base Address

$$frame_{IL}^{ba}(i, c_{IL}, info_{IL}) \stackrel{\text{def}}{=} info_{IL}.stack_{ba} - \sum_{j < i} dist_{IL}^{bp}(j, c_{IL}.stack[j], info_{IL})$$

We define two functions with the same signature which read the return addresses and previous stack pointers from stack frame headers. Let *i* be a stack frame number, *m* the memory of an assembly configuration,  $info_{IL}$  a static information. Then, the following functions read frame header information from the *i*-th stack frame of a given *C-IL* configuration  $c_{IL}$ .

DEFINITION 4.12 
Reading frame headers

DEFINITION 4.13 
Reading return destination

| $stack_{IL}^{pbp}(i, c_{IL}, m, info_{IL})$ | def      | $m_{word}(frame_{IL}^{ba}(i, c_{IL}, info_{IL}) + 0)$ |
|---------------------------------------------|----------|-------------------------------------------------------|
| $stack_{IL}^{ra}(i, c_{IL}, m, info_{IL})$  | def<br>= | $m_{word}(frame_{IL}^{ba}(i, c_{IL}, info_{IL}) + 4)$ |

Next we define the function  $stack_{IL}^{rds}$  reading the return destination put on the stack at a function(procedure) call that created the (*i*+1)-th stack frame (cf. Figure 4.4).

 $\begin{aligned} stack_{IL}^{rds}(i,c_{IL},m,info_{IL}) & \stackrel{\text{def}}{=} & m_{word}(frame_{IL}^{ba}(i+1,c_{IL},info_{IL})+8 \\ & + & info_{IL}.size_{params}(c_{IL}.stack[i+1].f)) \end{aligned}$ 

### 4.2.2 Simulation Relation

We define a simulation relation  $consis_{IL}$  between states of *C-IL* and VAMP assembly machines.

The simulation relation  $consis_{IL}(c_{IL}, info_{IL}, c_{ASM})$  states that the assembly configuration  $c_{ASM}$  encodes the C-IL configuration  $c_{IL}$  via the static information  $info_{IL}$ . It comprises (i) control consistency  $consis_{IL}^{control}(c_{IL}, info_{IL}, c_{ASM})$ , and (ii) data consistency  $consis_{IL}^{data}(c_{IL}, info_{IL}, c_{ASM})$ .



Figure 4.5: C-IL Compiler Consistency

$$\frac{consis_{IL}^{control}(c_{IL}, info_{IL}, c_{ASM})}{consis_{IL}(c_{IL}, info_{IL}, c_{ASM})} \qquad \text{OEFINITION 4.14}$$

$$C-IL Compiler Consistency$$

### **Control Consistency**

Control consistency comprises program counter consistency  $consis_{IL}^{pc}(c_{IL}, info_{IL}, c_{ASM})$ and return address consistency  $consis_{IL}^{ra}(c_{IL}, info_{IL}, c_{ASM})$ .

$$\frac{consis_{IL}^{pc}(c_{IL}, info_{IL}, c_{ASM})}{consis_{IL}^{control}(c_{IL}, info_{IL}, c_{ASM})}$$

The program counter consistency states that the assembly configuration's program counters point to the current *C-IL* instruction.

 $consis_{IL}^{pc} :: C_{IL} \times infoT \times C_{ASM} \mapsto \mathbb{B}$ 

 $\frac{c_{ASM}.pc = c_{ASM}.dpc + 4}{c_{ASM}.dpc = info_{IL}.code_{ia}(c_{IL}.f_{top}, c_{IL}.loc_{top})}{consis_{IL}^{pc}(c_{IL}, info_{IL}, c_{ASM})}$ 

The return address consistency states that return addresses of all stack frames point directly behind the code of call instructions which generated these stack frames.

 $\forall 0 < i < |c_{IL}.stack|. \ c_{ASM}.m_{word}(stack_{IL}^{ra}(i, c_{IL}, c_{ASM}.m, info_{IL}) = info_{IL}.code_{ia}(c_{IL}.f_{i-1}, c_{IL}.loc_{i-1})$ 

 $consis_{IL}^{ra}(c_{IL}, info_{IL}, c_{ASM})$ 

### **Data Consistency**

The data consistency comprises code consistency  $consis_{IL}^{code}$ , memory consistency  $consis_{IL}^{regs}$ , and stack consistency  $consis_{IL}^{stack}$ .

- DEFINITION 4.15
   Control Consistency
- DEFINITION 4.16
   Program Counter Consistency

 DEFINITION 4.17 Return Address Consistency DEFINITION 4.18 ► Data Consistency

$$\frac{consis_{IL}^{scoae}(c_{IL}, c_{ASM})}{consis_{IL}^{stack}(c_{IL}, info_{IL}, c_{ASM})} \frac{consis_{IL}^{mem}(c_{IL}, info_{IL}, c_{ASM})}{consis_{IL}^{regs}(c_{IL}, info_{IL}, c_{ASM})}$$

The code consistency requires that the compiled code is stored at address progbase in the assembly configuration.

DEFINITION 4.19 ► Code Consistency

A

\_

$$\frac{i < |info_{IL}.code|.\ info_{IL}.code[i] = int-to-instr(c_{ASM}.m_{word}(info_{IL}.code_{ba} + 4 \cdot i))}{consis_{IL}^{code}(c_{IL},info_{IL},c_{ASM})}$$

The memory consistency states that the memory content of both machines is the same. Since the stack is abstracted in C-IL we do not state memory equality for the region where the stack resides. As well we do not state the memory equality for the region where the compiled code is allocated.

DEFINITION 4.20 ► Memory Consistency

. 1

4 F · C

The register consistency argues about the content of the stack pointer and base pointer registers of the assembly configuration. We do not argue about the content of the other registers like GPRs and SPRs. Do not forget that we have already argued about the content of program counter in the program counter consistency before. The stack- and base pointer registers should have values according to their intended meaning from Table 3.1. Namely, GPR bp of the assembly machine  $c_{ASM}$  should point to the base address of the top-most stack frame of the C-IL machine  $c_{IL}$ . The difference between values stored in GPRs sp and bp of the assembly machine is the distance between frame base addresses for the top stack frame of the machine  $c_{IL}$  (cf. Figure 4.4).

DEFINITION 4.21 ►

Register Consistency

 $\begin{aligned} c_{ASM}.gpr[bp] &= frame_{IL}^{ba}(top(c_{IL}), c_{IL}, info_{IL}) \\ c_{ASM}.gpr[sp] &= c_{ASM}.gpr[bp] - dist_{IL}^{bp}(top(c_{IL}), c_{IL}.stack, info_{IL}) \end{aligned}$  $consis_{II}^{regs}(c_{IL}, info_{IL}, c_{ASM})$


Figure 4.6: C-IL Compiler Stack Consistency

The stack consistency comprises return destination consistency  $consis_{IL}^{rds}$ , frame header consistency  $consis_{IL}^{fh}$ , and top stack frame consistency  $consis_{IL}^{top}$  (cf. Figure 4.6).

$$\frac{consis_{IL}^{rds}(c_{IL}, info_{IL}, c_{ASM}) \quad consis_{IL}^{fh}(c_{IL}, info_{IL}, c_{ASM}) \quad consis_{IL}^{top}(c_{IL}, info_{IL}, c_{ASM})}{consis_{IL}^{stack}(c_{IL}, info_{IL}, c_{ASM})} \quad \blacktriangleleft \quad \begin{array}{c} \mathsf{DEFINITION} \text{ 4.22} \\ \mathsf{Stack} \text{ Consistency} \end{array}$$

The return destination consistency states that for all abstract stack frames (except for the top stack frame) with defined return destinations the memory of an assembly machine contains these return destinations in the corresponding representation.

$$\forall 0 \leq i < |c_{IL}.stack| - 1.$$

$$c_{IL}.stack[i].rds \neq \bot \longrightarrow$$

$$stack_{IL}^{rds}(i, c_{IL}, c_{ASM}.m, info_{IL}) = val2Int(read^{\theta}(c_{IL}, c_{IL}.stack[i].rds))$$

$$consis_{IL}^{rds}(c_{IL}, info_{IL}, c_{ASM})$$

The frame header consistency requires the values in the frame headers of the stack frames to be consistent with their intended meaning (cf. Table 3.2). We do not argue about the return addresses in this consistency as it is already covered by the return address consistency.

$$\forall 0 < i < |c_{IL}.stack|.$$

$$stack_{IL}^{pbp}(i, c_{IL}, c_{ASM}.m, info_{IL}) = frame_{IL}^{ba}(i - 1, c_{IL}, info_{IL})$$

$$consis_{IL}^{fh}(c_{IL}, info_{IL}, c_{ASM})$$

The top stack frame consistency states where input parameters and local variables of the function call are saved. The value of an input parameter (local variable) is either saved in the register or put on the stack.

 $\begin{array}{l} \forall i < |c_{IL}.f_{top}.V|. \\ info_{IL}.lvar_{reg}(v_i, c_{IL}.f_{top}, c_{IL}.l_{top}) = \bot \longrightarrow \\ c_{IL}.\mathcal{M}_{\mathcal{E}top}(v_i) = m_{word}(c_{AS\,M}.gpr[bp] + info_{IL}.lvar_{off}(v_i, f_{top}) \land \\ info_{IL}.lvar_{reg}(v_i, c_{IL}.f_{top}, c_{IL}.loc_{top}) \neq \bot \longrightarrow \\ c_{IL}.\mathcal{M}_{\mathcal{E}top}(v_i) = c_{AS\,M}.gpr[info_{IL}.lvar_{reg}(v_i, c_{IL}.f_{top}, c_{IL}.loc_{top}))] \\ \hline consis_{IL}^{top}(c_{IL}, info_{IL}, c_{AS\,M}) \end{array}$ 

where  $(v_i, t_i) = c_{IL} \cdot f_{top} \cdot \mathcal{V}(i)$  is the *i*-the declaration in the list of parameters and local variables of the function corresponding to the top most stack frame.

DEFINITION 4.24
 Frame Header
 Consistency

DEFINITION 4.23 Return Destination Consistency

 DEFINITION 4.25 Top Stack Frame Consistency

On the one hand we are done with the definition of the *C-IL* compiler consistency, but on the other hand one we are not. The reason why we are still not done with the definition is that some relations are not defined, but it is not possible to define them in *C-IL* as it is. These relations must talk about the content preservation of callee-save registers. The content of registers is not visible in *C-IL* (but it is only true as long as interrupts are not modeled in *C-IL*). In order to be able to talk about the content of registers we add to the record  $frame_{C-IL}$  modeling *C-IL* stack frames a specification(ghost) component, called *gregs*. This newly added component represents a copy of GPRs before a function(procedure) call.

$$frame_{C-IL} \stackrel{\text{def}}{=} \{.., gregs :: \mathbb{Z}^*\}$$

So we need to extend the *call*-rule in the *C-IL* semantics with the initialization of the component *gregs* of the newly created stack frame  $frame_{new}$ . Since we do not see values of registers in *C-IL* we initialized this component with non-deterministically chosen values so that we can instantiate the corresponding values in the correctness proof of a C compiler later on.

In the following we state the theorem talking about the preservation of callee-save registers in code generated by an optimizing C compiler in question.

Let  $\pi$  be a *C-IL* program,  $c_{ASM}^0$  be the initial state of a target machine. Then for any sequence of a target machine:  $c_{ASM}^0$ ,  $c_{ASM}^1$ , ..., there exists a *C-IL* machine sequence  $c_{IL}^0$ ,  $c_{IL}^1$ , ... that does not get stuck and does not produce a stack overflow. Moreover, for any number steps *i* of a *C-IL* machine there exists the corresponding host machine state  $c_{ASM}^{s(i)}$ , such that if the current statement to be executed by the *C-IL* machine at step *i* is:

- a call statement, then the callee-save ghost registers *gregs* of the new created stack frame of the machine  $c_{IL}^{i+1}$  (as an effect of the execution of this call statement) must be the same as the callee-save GPRs of the host machine  $c_{ASM}^{s(i)}$  (i.e. before a call),
- a return statement, then the callee-save ghost registers *gregs* of the top stack frame of the machine  $c_{IL}^i$  must be the same as the callee-save GPRs of the machine  $c_{ASM}^{s(i+1)}$  (the state corresponding to the state  $c_{IL}^{i+1}$  with the executed return statement).

Formally, this theorem is stated as follows:

$$\exists info_{IL}. \forall (c_{ASM}^{i})_{i}, \exists (c_{IL}^{i})_{i}. (\forall i. c_{ASM}^{i+1} = \delta_{ASM}(c_{ASM}^{i}) \land \pi, \theta \vdash c_{IL}^{i} \rightarrow_{IL} c_{IL}^{i+1} \land the execution of c_{IL} does not get stuck \land there is no stack overflow) \land \exists s :: \mathbb{N} \mapsto \mathbb{N}. (\forall i. info_{IL}.iop(c_{IL}^{i}.f_{top}, c_{IL}^{i}.loc_{top})). \forall j. j \in callee. \land stmt_{curr}(c_{IL}^{i}.stack, \pi) \in \{ call \ e(E), e_{0} = call \ e(E) \} \rightarrow c_{IL}^{i+1}.stack_{top}.gregs[j] = c_{ASM}^{s(i)}.gpr[j] \land stmt_{curr}(c_{IL}^{i}.stack, \pi) \in \{ return, return \ e \} \rightarrow c_{IL}^{iL}.stack_{top}.gregs[j] = c_{ASM}^{s(i+1)}.gpr[j] )$$

DEFINITION 4.26 ► C-IL Stack Frame (with gregs)

THEOREM 4.27 ► gregs Content We did not prove this theorem as without knowing the implementation of an optimizing C compiler being used we are not able to do that. So we assume that this theorem holds for an optimizing C compiler in question. But one important argument to prove this theorem is that the callee-save registers must not be changed by code generated for a call and the callee-save registers must be restored before a return statement if changed.

Let  $\pi$  be a *C-IL* program,  $c_{ASM}^0$  be the initial state of a target machine. Then for any sequence of a target machine:  $c_{ASM}^0$ ,  $c_{ASM}^1$ , ..., there exists a *C-IL* machine sequence  $c_{IL}^0$ ,  $c_{IL}^1$ , ... that does not get stuck and does not produce a stack overflow. Moreover, for any number steps *i* of a *C-IL* machine there exists the corresponding target machine state  $c_{ASM}^{s(i)}$ , such that the compiler consistency  $consis_{IL}(c_{IL}^i, info_{IL}, c_{ASM}^{s(i)})$  holds if the statement to be executed at step *i* by the *C-IL* machine is an IO point. However, these states are consistent if the following requirements about the *C-IL* and VAMP assembly machines are fulfilled:

- The *C-IL* program  $\pi$  is translatable,
- The *C-IL* configuration  $c_{IL}$  and VAMP assembly configuration  $c_{ASM}$  are valid and they are consistent,
- After performing *i* steps the machine  $c_{IL}$  did not get stuck,

Formally, this theorem is stated as follows:

$$\exists info_{IL}. \forall (c_{ASM}^{i})_{i}, \exists (c_{IL}^{i})_{i}.$$

$$(\forall i. c_{ASM}^{i+1} = \delta_{ASM}(c_{ASM}^{i})$$

$$\land \pi, \theta \vdash c_{IL}^{i} \rightarrow_{IL} c_{IL}^{i+1}$$

$$\land \text{ the execution of } c_{IL} \text{ does not get stuck}$$

$$\land \text{ there is no stack overflow})$$

$$\land \exists s :: \mathbb{N} \mapsto \mathbb{N}.$$

$$(\forall i. info_{IL}.iop(c_{IL}^{i}.f_{top}, c_{IL}^{i}.loc_{top}))$$

$$\longrightarrow consis_{IL}(c_{IL}^{i}.info_{IL}, c_{ASM}^{s(i)}))$$

**Proof:** We sketch a proof for this theorem. So the proof is done by induction on the step number *i* of the *C-IL* machine.

We start the induction with *i* equals zero. In this case we need to show that the target machine  $c_{ASM}^{s(0)}$  after performing s(0) steps will be valid and consistent with the *C-IL* machine  $c_{IL}^{0}$ . The proof for similar case is shown in Leinenbach's dissertion [Lei07] for non-optimizing C compiler.

For the induction step we have to conclude from step i to i + 1. We prove this case by a case distinction on the *C-IL* statement to be executed at step i + 1 by the *C-IL* machine. For all *C-IL* statements the proof must follow from the implementation of an optimizing C compiler in question and the theorem talking about the content preservation of callee-save registers across calls.

THEOREM 4.28
 Compiler Correctness



# Integrated Semantics $\mu_{\text{\tiny ASM}}$ and *C-IL*

In this section we present a model, called *MX* (from mixed), obtained by integrating ("mixing") the  $\mu_{ASM}$  and *C-IL* semantics previously examined in this thesis. This model was invented in collaboration with S.Schmaltz which resulted in our joint publication [SS12] presenting this model. To achieve such an integration, we use the *compiler calling convention* introduced in Section 3.1.4 and apply it to interface the two languages. The goal of this integration is to 'slice' the model stack horizontally, providing a self-contained model to argue about a system layer that involves both *C-IL* and  $\mu_{ASM}$  code executions. As a result, in the mixed semantics we can implement a non-concurrent software written in two different programming languages: *C-IL* and  $\mu_{ASM}$ . Considering verification engineering as a social process, providing integrated semantics offers certain benefits: The person who does soundness proofs for code-verification tools no longer needs to consider the inner workings of compilers instead, they can use the integrated semantics as foundation of their proofs.

We do not introduce a new set of statements in *MX* as it is done in the  $\mu_{ASM}$  and *C-IL* models as we do not consider a so-called inter-language statement execution in the frame of this thesis. That is, programs we want to describe by the *MX* semantics do not contain *inline assembly* portions. However, we model so-called inter-language-call and -return statements. In the combined semantics *MX*  $\mu_{ASM}$  and *C-IL* execution sequences are interleaved at external calls and -returns. That is why the two languages must follow the same compiler calling convention in the mixed semantics.

#### 5.1 Semantics

We start the description of the MX semantics with the definition of an MX program.

#### 5.1.1 Program

An *MX*-program  $\pi$  is simply a record consisting of a *C-IL*-program  $\pi_{C-IL}$  and  $\mu_{ASM}$ -program  $\pi_{\mu_{ASM}}$ .

DEFINITION 5.1 ► MX-program

 $Prog_{MX} \stackrel{\text{def}}{=} \{\pi_{C-IL} :: Prog_{IL}, \pi_{\mu_{\text{ASM}}} :: Prog_{\mu_{\text{ASM}}}\}$ 

#### 5.1.2 System Parameters

Since we need the information about the compiler to execute C-IL we keep the system parameters  $\theta$  from C-IL.

#### 5.1.3 Configurations

The most basic way to define an MX configuration is to consider a list of alternating C-IL- and  $\mu_{ASM}$ -configurations that represents the stack between two languages. The top-most stack configuration we consider active while the rest of them inactive. Observations that can be made, however, is that (i) in both semantics we use the same byte-addressable memory, which can be shared, and (ii) we know that SPRs are modeled as a part of  $\mu_{ASM}$  configuration and they might also be relevant for C-IL executions<sup>1</sup>, which can be shared as well.

In order to eliminate redundancy, we introduce the notion of *execution context* for C-IL and  $\mu_{ASM}$  in the MX semantics. We distinguish between active and inactive execution contexts for each language in the MX semantics. After defining these contexts we will present how MX configurations are modeled.

Active Execution Context An active execution context is a configuration of the corresponding language without memory. So the C-IL active execution context is represented by a list of abstract C-IL frames.

$$context_{C-IL} \stackrel{\text{def}}{=} frame_{C-IL}^*$$

The  $\mu_{\rm ASM}$  active execution context has the same components as the  $\mu_{\rm ASM}$  configuration besides the memory and SPRs. As we have already told that SPRs are shared between two languages in the MX semantics. Hence, there is no need to model them twice. So the  $\mu_{ASM}$  active execution context is defined as

 $context_{\mu_{\text{ASM}}} \stackrel{\text{def}}{=} \{gpr :: \mathbb{Z}^*, s :: frame_{\mu}^* \cup frame_{\mu}^{no}\}$ 

Inactive Execution Context An inactive execution context must contain information needed to continue the execution as expected after becoming active again.

We first define the inactive  $\mu_{ASM}$  execution context. Here we make an observation that it is not meaningful to store values of all GPRs in the inactive  $\mu_{ASM}$  execution context, with one exception: we can keep the values of callee-save registers, since, assuming C-IL compiler respects the calling conventions, they will be restored when control is returned back to this inactive context. So the inactive  $\mu_{ASM}$  execution context is defined as

DEFINITION 5.4 ►

Active C-IL Execution Context

DEFINITION 5.2 ►

DEFINITION 5.3 ► Active  $\mu_{ASM}$  Execution Context

Inactive  $\mu_{ASM}$  Execution Context

<sup>&</sup>lt;sup>1</sup>The reader might wonder how it can be relevant for *C-IL* executions: In case interrupts are modeled at the C-IL level, i.e interrupts are visible in the C-IL semantics. From the VAMP assembly semantics presented in Chapter 2 we know that some SPRs gets updated when an interrupt happens. Right now, interrupts are invisible in the C-IL semantics.

$$context_{\mu_{ASM}}^{inactive} \stackrel{\text{def}}{=} \{gpr_{\text{callee}} :: \mathbb{Z}^*, s :: frame_{\mu}^*\}$$

consisting of a callee-save register file  $gpr_{callee}$  that holds values of callee-save registers of the execution context, and a  $\mu_{ASM}$  stack s.

The inactive *C-IL* execution context definitely must contain a *C-IL* stack. Another observation we made is that in order to integrate the two semantics we need to have the following component to be a part of inactive *C-IL* execution contexts:

• a callee-save register file that contains values of callee-save registers. The *C-IL* compiler relies on the callee-save convention being respected by the programmer: in case callee-save registers have modified values when the *C-IL* execution context becomes active again, there is no guarantee whatsoever that *C-IL* executions will continue as expected.

So we define the inactive C-IL-execution context as record

 $context_{C,II}^{inactive} \stackrel{\text{def}}{=} \{gpr_{callee} :: \mathbb{Z}^*, s :: frame_{C,II}^*\}$ 

which consists of a callee-save general purpose register file  $gpr_{callee}$  that contains values of those registers expected when the control is returned to the execution context, and a *C-IL* stack *s*.

**Configuration** *MX* configurations are represented by record type  $C_{MX}$  defined as

 $C_{MX} \stackrel{\text{def}}{=} \begin{cases} \mathcal{M} :: \mathbb{N} \mapsto \mathbb{B}^{8}, \\ spr :: \mathbb{Z}^{*}, \\ ac :: context_{C-IL} \cup context_{\mu_{\text{ASM}}}, \\ sc :: (context_{C-IL}^{inactive} \cup context_{\mu_{\text{ASM}}}^{inactive})^{*} \end{cases}$ 

that consists of the same byte-addressable memory  $\mathcal{M}$  we have seen in the  $\mu_{ASM}$  and *C-IL* semantics, shared special purpose register file *spr* within two languages (in this thesis it is used only for  $\mu_{ASM}$  language), active execution context *ac*, and an abstract stack of inactive(suspended) execution contexts *sc*. Note that the *i*-th and (*i* + 1)-th elements of an abstract stack of inactive execution contexts must be of different types. This and all other properties about *MX* configurations are captured in the predicate *valid<sub>MX</sub>* stating the well-formedness of a given *MX* configuration  $c_{MX}$ . This predicate is defined with *sc* =  $c_{MX}$ .*sc* and *l* = |*sc*| as

 $\begin{array}{l} c_{MX}.ac \in context_{C-IL} \longrightarrow l = 0 \lor sc[l-1] \in context_{\mu_{ASM}}^{inactive} \\ c_{MX}.ac \in context_{\mu_{ASM}} \longrightarrow l = 0 \lor sc[l-1] \in context_{C-IL}^{inactive} \\ \forall i+1 < l. sc[i] \in context_{C-IL}^{inactive} \longleftrightarrow sc[i+1] \in context_{\mu_{ASM}}^{inactive} \\ \forall i+1 < l. sc[i] \in context_{\mu_{ASM}}^{inactive} \longleftrightarrow sc[i+1] \in context_{C-IL}^{inactive} \\ |c_{MX}.spr| = 32 \\ c_{MX}.ac \in context_{\mu_{ASM}} \longrightarrow |c_{MX}.ac.gpr| = 32 \\ \forall i < l.sc[i] \in context_{C-IL}^{inactive} \longrightarrow |sc[i].gpr_{callee}| = |callee| \\ \forall i < l.sc[i] \in context_{\mu_{ASM}}^{inactive} \longrightarrow |sc[i].gpr_{callee}| \leq |callee| \\ \neg is\_stack(c_{MX}) \longrightarrow sc = [] \end{array}$ 

 $valid_{MX}(c_{MX})$ 

 DEFINITION 5.5 Inactive C-IL Execution Context

# DEFINITION 5.6 MX-Configuration

71

where the predicate  $is\_stack :: C_{MX} \mapsto bool$  indicates whether the stack is created or not in a given *MX* configuration  $c_{MX}$  and it is defined as

$$\frac{c_{MX}.ac \in context_{\mu_{\text{ASM}}} \longrightarrow c_{MX}.ac.s \notin frame_{\mu}^{no}}{is\_stack(c_{MX})}$$

#### 5.1.4 Auxiliary Functions and Shorthands

Here we introduce the definition of functions which help to describe the *MX* semantics and compiler consistency in a brief way.

We define the function

$$stack^{flat} :: C_{MX} \mapsto (frame_{\mu} \cup frame_{C-IL})$$

flattening stack frames of the active and inactive contexts for a given MX configuration. Note that stack frames of the active execution context must be on top of the list of flattened stack frames reconstructed from inactive contexts by means of the function *flat-inact-ctx*. In case the stack is not created in a given MX configuration  $c_{MX}$  this function returns an empty list.

$$stack^{flat}(c_{MX}) \stackrel{\text{def}}{=} \begin{cases} c_{MX}.ac.s \circ flat-inact-ctx(c_{MX}.sc) & \text{if } is\_stack(c_{MX}) \\ [] & \text{otherwise} \end{cases}$$

where the function *flat-inact-ctx* is defined as

$$flat-inact-ctx(sc) \stackrel{\text{def}}{=} \begin{cases} \mathbf{hd}(sc).s \circ flat-inact-ctx(\mathbf{tl}(sc)) & \text{if } \mathbf{tl}(sc) \neq [] \\ [] & \text{otherwise} \end{cases}$$

The function  $top :: C_{MX} \mapsto \mathbb{N}$  returns the index of the top stack frame in the flattened list of stack frames of a given *MX* configuration.

$$top(c_{MX}) \stackrel{\text{def}}{=} |c_{MX}.stack^{flat}| - 1$$

We denote by  $c_{MX}$ .stack<sub>top</sub> the top stack frame or no-stack of an MX configuration  $c_{MX}$  depending on whether the stack is created in this MX configuration:

$$c_{MX}.stack_{top} \stackrel{\text{def}}{=} \begin{cases} c_{MX}.ac.s & \text{if } \neg is\_stack(c_{MX}) \\ \mathbf{hd}(c_{MX}.ac.s) & \text{otherwise} \end{cases}$$

Based on the above introduced shorthand we denote by  $c_{MX}.f_{top}$  and  $c_{MX}.loc_{top}$  the function name and location counter components of the top stack frame or no-stack of a *MX* configuration, respectively.

We introduce another two shorthands  $c_{MX}.f_i$  and  $c_{MX}.loc_i$  to denote the function (procedure) name and the location counter, respectively, of *i*-th stack frame in the flattened list of stack frames of a given configuration  $c_{MX}$ .

$$c_{MX}.f_{i} \stackrel{\text{def}}{=} \begin{cases} c_{MX}.stack^{flat}[i].f & \text{if } c_{MX}.stack^{flat}[i] \in frame_{C-IL} \\ c_{MX}.stack^{flat}[i].p & \text{otherwise} \end{cases}$$

$$c_{MX}.loc_{i} \stackrel{\text{def}}{=} c_{MX}.stack^{flat}[i].loc$$

The function

 $inc_{loc} :: frame_{\mu}^{no} \cup frame_{\mu}^{*} \cup frame_{C-IL}^{*} \mapsto frame_{\mu}^{no} \cup frame_{\mu}^{*} \cup frame_{C-IL}^{*}$ 

increments the location counter of either the top stack frame of a given list of  $\mu_{ASM}$  or *C-IL* stack frames or no-stack.

 $inc_{loc}(s) \stackrel{\text{def}}{=}$ 

 $\begin{cases} s[loc := s.loc + 1]] & \text{if } s \in frame_{\mu}^{no} \\ s[\mathbf{top}(s) := \mathbf{hd}(s)[loc := \mathbf{hd}(s).loc + 1]] & \text{if } s \in frame_{\mu}^* \cup frame_{C-IL}^* \end{cases}$ 

The function  $drop_{lifo} :: frame_{\mu}^* \mapsto frame_{\mu}^*$  removes the *n* top elements from the top stack frame of a given list of  $\mu_{ASM}$  stack frames.

$$drop_{lifo}(s,n) \stackrel{\text{def}}{=}$$

$$[\mathbf{top}(s) := \mathbf{hd}(s)[lifo := \mathbf{drop}(\mathbf{hd}(s).lifo, n)]]$$

The function  $set_{rds} :: frame_{C-IL}^* \times val \mapsto frame_{C-IL}^*$  sets the return destination of the top stack frame of a given list of *C-IL* stack frames to a given value *v*.

$$set_{rds}(s, v) \stackrel{\text{def}}{=} s[\mathbf{top}(s) := \mathbf{hd}(s)[rds := v]]$$

#### 5.1.5 Expression Evaluation

In *MX* the expression evaluation is performed if and only if the active context of a configuration  $c_{MX}$  is of *C-IL* type and its definition is based on the *C-IL* expression evaluation function:

$$[e]_{c_{MX}}^{\theta,\pi} \stackrel{\text{def}}{=} [e]_{(c_{MX},\mathcal{M},c_{MX},ac)}^{\theta,\pi,\pi_{C-IL}}$$

DEFINITION 5.7
 C-IL Expression Evaluation in MX

#### 5.1.6 Transition Function

We denote an *MX* configuration  $c_{MX}$  making a step to a configuration  $c'_{MX}$  under the program  $\pi$  and system parameters  $\theta$  by:

$$\pi, \theta \vdash c_{MX} \to_{MX} c'_{MX}$$

In the transition function there are six cases we need to consider: two cases for pure language steps, two cases for inter-language call, and another two cases for inter-language return.

Considering a given *MX* configuration, it is easy to decide which of these has to happen next. Calling a function which is declared as external in the function table of one language and as defined(non-external) in the function of another language is considered as an inter-language call causing the exchange of the execution context. Executing a return statement when the stack of the active stack frame is empty should activate the last context which was put on a stack of inactive contexts. Everything else is considered as a pure language step for which we have already defined the semantics. Let  $ext(c_{MX}, \pi)$  denotes a predicate that checks in the described way whether the next step is an inter-language step. There are four cases that make this predicate true. We do not define this predicate, one can look it up these conditions in cases 3-6. First, we treat non-external cases (1-2), called *pure steps*, in the transition function, and then we treat external ones, called *inter-language steps*.

**1. Pure** *C-IL* **Step** It is the case when the active context is of *C-IL* type and the current statement of the *MX* configuration to be executed does not cause the exchange of the execution context. So that, we consider only steps which are handled by the *C-IL* semantics. For this case the *MX* semantics is defined as follows:

 $\frac{c_{MX}.ac \in context_{C-IL} \quad c_{MX}.ac = s \quad \neg ext(s,\pi)}{\pi.\pi_{C-IL}, \theta \vdash (c_{MX}.\mathcal{M}, s) \rightarrow_{IL} c'_{IL}}$  $\frac{\pi, \theta \vdash c_{MX} \rightarrow_{MX} c_{MX}}{\pi, \theta \vdash c_{MX} \rightarrow_{MX} c_{MX}} \begin{bmatrix} \mathcal{M} & := c'_{IL}.\mathcal{M}, \\ ac & := c'_{IL}.s \end{bmatrix}$ 

**2. Pure**  $\mu_{ASM}$  **Step** This case is similar to the previous one in a sense that a pure step is performed here, too. The case presented before covers a *pure C-IL* step and here a *pure*  $\mu_{ASM}$  step is considered.

$$c_{MX}.ac \in context_{\mu_{ASM}} \quad c_{MX}.ac = (gpr, s) \quad \neg ext(s, \pi)$$
$$\pi.\pi_{\mu_{ASM}} \vdash (c_{MX}.\mathcal{M}, gpr, c_{MX}.spr, s) \rightarrow_{\mu_{ASM}} c'_{\mu}$$
$$\pi, \theta \vdash c_{MX} \rightarrow_{MX} c_{MX} \begin{bmatrix} \mathcal{M} & := c'_{\mu}.\mathcal{M}, \\ ac & := (c'_{\mu}.gpr, c'_{\mu}.spr, c'_{\mu}$$

**3.** Call from *C-IL* To  $\mu_{ASM}$  This case is identified by the following preconditions: (i) the active context is of *C-IL* type, (ii) the current statement of the  $c_{MX}$  machine is either a function or procedure call, (iii) the function (or procedure) to be called is represented either by a function pointer or a symbolic name, and (iv) the function to be called is declared as external in the *C-IL* function table and as non-external in the  $\mu_{ASM}$  procedure table.

If all aforementioned preconditions are fulfilled, then a new  $\mu_{ASM}$  context is created, initialized according to the calling convention. The currently active *C-IL* context is retired to stack of inactive contexts of the *MX* configuration. Constraints on the nondeterministically chosen new context and callee-save registers to be remembered by the active *C-IL* context to be retired are captured in the predicate *CIL2MAS M*.

 $\begin{aligned} & c_{MX}.ac \in context_{C-IL} \quad c_{MX}.ac = s \\ & stmt_{curr}(s, \pi.\pi_{C-IL}) \in \{ \textbf{call } e(E), e_0 = \textbf{call } e(E) \} \\ & is-function([e]_{c_{MX}}^{\theta,\pi}, f, \theta) \\ & \pi.\pi_{C-IL}.\mathcal{F}(f).\mathcal{P} = \textbf{extern} \quad \pi.\pi_{\mu_{ASM}}(f).body \neq \textbf{extern} \\ & CIL2MAS\,M(c_{MX}, f, E, gpr_{\textbf{callee}}, rds, context_{new}) \\ \hline \\ & \pi, \theta \vdash c_{MX} \rightarrow_{MX} c_{MX} \begin{bmatrix} ac := context_{new}, \\ sc := (gpr_{\textbf{callee}}, set_{rds}(inc_{loc}(s), rds)) \circ c_{MX}.sc \end{bmatrix} \end{aligned}$ 

The predicate *CIL2MAS M*( $c_{MX}$ ,  $f, E, gpr_{callee}, rds, context_{new}$ ) enforces the following constraints with  $n = \pi.\pi_{\mu_{ASM}}(f).npar$ :

• The content of GPRs of the new  $\mu_{ASM}$  active context is chosen non-deterministically except for input registers. According to the calling convention *CCL*. 1 the first four parameters are passed in registers, the remaining parameters are passed on the stack.

$$context_{new}.gpr[i_{j+1}] = [E[j]]_{c_{MX}}^{\theta,\pi,\pi_{C-IL}} \quad \text{if } 0 \le j < 4 \land j < n$$

• The stack of the new  $\mu_{ASM}$  active context has a single stack frame

 $context_{new}.stack = [frame_{new}]$ 

where the content of this stack frame is defined as follows

| frame <sub>new</sub> .p              | = | f                                                             |                                       |
|--------------------------------------|---|---------------------------------------------------------------|---------------------------------------|
| frame <sub>new</sub> .loc            | = | 0                                                             |                                       |
| $\forall i < n. frame_{new}.pars[i]$ | = | $\begin{cases} [E[i]]_{c_{MX}}^{\theta,\pi} \\ A \end{cases}$ | if $4 \le i \land i < n$<br>otherwise |
| frame <sub>new</sub> .saved          | = | sublist(gpr, $\pi.\pi_{\mu_{\text{ASM}}}(f)$ .uses)           |                                       |
| frame <sub>new</sub> .lifo           | = | []                                                            |                                       |

• The callee-save registers expected by the retired *C-IL*-execution context are the same that reside in the new  $\mu_{ASM}$ -execution-context:

 $gpr_{callee} = sublist(context_{new}.gpr, callee \setminus \pi.\pi_{C-IL}(f).uses)$ 

Note that those GPRs whose indices are declared in  $\pi.\pi_{\mu_{ASM}}(f).uses$  will be restored at return. It is guaranteed by the  $\mu_{ASM}$  semantics. Thus, there is no need to remember them in  $gpr_{callee}$  of the *C-IL* execution context to be retired.

• The return destination component of the retired *C-IL*-execution-context is:

 $rds = \begin{cases} [\&e_0]_{c_{MX}}^{\theta, \pi, \pi_{C-IL}} & \text{function call} \\ \bot & \text{procedure call} \end{cases}$ 

**4. Return From**  $\mu_{ASM}$  **To** *C-IL* This case is complementary to the previous one. The preconditions for this case are: (i) the active context is of  $\mu_{ASM}$  type, (ii) the statement to be executed is a return instruction, (iii) there is only one stack frame in the stack of the active context, (iv) in order to return to the previously active context it must exists in the stack of inactive contexts, and (v) callee-save registers must have the values expected by the *C-IL* context we return to.

If the preconditions are fulfilled, then the return statement performs an interlanguage return such that the *C-IL* execution context that has created the current active  $\mu_{ASM}$  context becomes active again. This is done by substituting the current active  $\mu_{ASM}$  context with the *C-IL* execution context found on the top of inactive execution contexts. Also, the content of the return value register  $rv^2$  of the current active  $\mu_{ASM}$ context is written to the return destination *rds* given in the *C-IL* context we return to.

$$c_{MX}.ac \in context_{\mu_{ASM}} \quad c_{MX}.ac = (gpr, s) \quad s \notin frame_{\mu}^{no}$$

$$instr_{curr}(s, \pi.\pi_{\mu_{ASM}}) = \mathbf{ret}$$

$$0 < |c_{MX}.sc| \quad \mathbf{hd}(c.sc) = (gpr_{callee}, s')$$

$$\mathbf{sublist}(gpr, callee \setminus \pi.\pi_{\mu_{ASM}}(c_{MX}.f_{top}).uses) =$$

$$\mathbf{sublist}(gpr_{callee}, callee \setminus \pi.\pi_{\mu_{ASM}}(c_{MX}.f_{top}).uses)$$

$$c'_{MX} = write^{\theta}((c_{MX}.\mathcal{M}, s'), \mathbf{hd}(s').rds, gpr[rv])$$

$$\pi, \theta \vdash c_{MX} \rightarrow_{MX} c_{MX} \begin{bmatrix} \mathcal{M} := c'_{MX}.\mathcal{M}, \\ ac := c'_{MX}.s, \\ sc := \mathbf{tl}(c_{MX}.sc) \end{bmatrix}$$

 $<sup>^{2}</sup>rv$  is the index of the return value register (cf. Table 3.1). Note that in the  $\mu_{ASM}$  semantics the return value register contains the result value (cf. compiler calling convention in Section 3.1.4).

**5.** Call From  $\mu_{ASM}$  To C-IL This case is indicated by the following preconditions: (i) the active context is of  $\mu_{ASM}$  type, (ii) the next instruction to be executed is a procedure call, (iii) the procedure to be called is declared as external in the  $\mu_{ASM}$  procedure table and as non-external in the *C-IL* procedure table, and (iv) the lifo of the top stack frame of the active  $\mu_{ASM}$  context is big enough to contain parameters passed on stack.

If all of the aforementioned preconditions are fulfilled, then a new *C-IL* context is created and it becomes active in the *MX* machine. The current active  $\mu_{ASM}$  context is put on the stack of inactive contexts. Also, the location counter of the top stack of the current active  $\mu_{ASM}$  context is incremented. Constraints on the non-deterministically chosen new *C-IL* context are captured in the predicate *MAS M2CIL*. Here it is assumed that the indices listed in the uses component of the procedure being called must be callee-save registers, i.e.

$$\forall r \in \pi.\pi_{\mu_{ASM}}(P).uses. r \in callee$$

After all this case is treated with  $npar = \pi . \pi_{\mu_{\text{ASM}}}(P) . npar$ ,  $\mathcal{V} = \pi . \pi_{\mu_{\text{ASM}}}(P) . \mathcal{V}$  and  $lifo = \mathbf{hd}(s.stack) . lifo$  as

$$\begin{array}{ccc} c_{MX}.ac \in context_{\mu_{ASM}} & c_{MX}.ac = (gpr, s) & s \notin frame_{\mu}^{no} \\ instr_{curr}(s, \pi.\pi_{\mu_{ASM}}) = \textbf{call } P & k = \textbf{max}\{npar - 4, 0\} & k \leq |lifo| \\ \pi.\pi_{\mu_{ASM}}(P).body = \textbf{extern} & \pi.\pi_{C-IL}.\mathcal{F}(P).\mathcal{P} \neq \textbf{extern} \\ gpr_{\textbf{callee}} = \textbf{sublist}(gpr, callee) \\ MAS M2CIL(P, npar, gpr, lifo, context_{new}) \\ \hline \pi, \theta \vdash c_{MX} \rightarrow_{MX} c_{MX} \\ \begin{array}{c} ac & := & context_{new}, \\ sc & := & (gpr_{\textbf{callee}}, drop_{lifo}(inc_{loc}(s), k)) \circ c_{MX}.sc \end{array}$$

The predicate  $MAS M2CIL(P, npar, V, gpr, lifo, context_{new})$  enforces the following constraints:

 $context_{new} = [frame_{new}]$ 

where a single stack frame  $frame_{new}$  of the new context is constrained with  $(v_j, t_j) = \mathcal{V}[j]$  by the following:

• The first four parameters are taken from the corresponding GPRs of the  $\mu_{ASM}$  context to be retired. The values stored in those GPRs are converted to *C-IL*-values of the type expected by the function and store them at the corresponding places in the local memory environment of the stack frame *frame*<sub>new</sub>.

$$\forall 0 \le j < 4 : j < npar \longrightarrow read_{\mathcal{E}}^{\theta}(frame_{new}, v_i) = Int2val(gpr[i_{j+1}], t_i)$$

• The remaining input parameters (if existent) are taken from the lifo of the top stack frame of the current active  $\mu_{ASM}$  context to be retired. Recall the rule *CCL*. 2 introduced in Section 3.1.4 that first parameters are passed on stack (*lifo*) in right-to-left order.

 $\forall 4 \leq j < npar : read_{\mathcal{E}}^{\theta}(frame_{new}, v_i) = Int2val(lifo[|lifo| - 1 - j], t_i)$ 

• The space is reserved for local variables in the newly created frame:

 $\forall npar \leq j < |\mathcal{V}|: |frame_{new}.\mathcal{M}_{\mathcal{E}}(v_j)| = size(t_j)$ 

• The components modeling the execution flow are constrained by the following:

 $\begin{array}{rcl} frame_{new}.f &=& P\\ frame_{new}.loc &=& 0 \end{array}$ 

• The return destination component is always left undefined as the active  $\mu_{ASM}$  context, namely the  $\mu_{ASM}$  semantics, does not have any notion of such a component.

 $frame_{new}.rds = \bot$ 

**6. Return From** *C-IL* **To**  $\mu_{ASM}$  This case is complementary to the previous one. The preconditions indicating this case are: (i) the active context is of *C-IL* type, (ii) the statement to be executed is return, (iii) there is only one stack frame in the active context, (iv) there exists at least one context in the stack of inactive contexts, and (v) callee-save registers must have the values expected by the  $\mu_{ASM}$  context we return to.

If the preconditions are fulfilled, then the previously active context becomes active again. In the new context the caller-save GPRs are assigned non-deterministically except for the return value register rv. The result value is returned from the current active *C-IL* context to the  $\mu_{ASM}$  context to be activated and is stored in the return value register rv of this  $\mu_{ASM}$  context.

$$c_{MX}.ac \in context_{C-IL} \quad c_{MX}.ac = s$$
  

$$stmt_{curr}(s, \pi.\pi_{C-IL}) = \textbf{return } e$$
  

$$0 < |c_{MX}.sc| \quad \textbf{hd}(c_{MX}.sc) = (gpr_{\textbf{callee}}, s')$$
  

$$\textbf{sublist}(gpr', callee) = gpr_{\textbf{callee}}$$
  

$$gpr'[rv] = val2Int([e]_{c_{MX}}^{\pi,\theta})$$
  

$$\overline{\pi, \theta \vdash c_{MX} \rightarrow_{MX} c_{MX}} \begin{bmatrix} ac := (gpr', s'), \\ sc := \textbf{tl}(c.sc) \end{bmatrix}$$

## 5.2 Simulation Theorem

Here we present the simulation relation between *MX* and VAMP assembly configurations. We defined similar relations for  $\mu_{ASM}$  and *C-IL* in Chapters 3 and 4, respectively. In order to be able to state the simulation relation between the *MX* and VAMP assembly execution sequences, where the latter runs the compiled *MX* execution sequence. We need to have an additional information about the compiler code, like the *C-IL* static information introduced in Section 4.2. Since we have *C-IL* executions sequences as well as  $\mu_{ASM}$  together in the *MX* semantics and the *C-IL* static information can describe the  $\mu_{ASM}$  ones<sup>3</sup>, we keep the static information from *C-IL* in *MX*.

The MX compiler meta information  $infoT_{MX}$  is described by record type

<sup>&</sup>lt;sup>3</sup>it is assumed that  $P_{name} \subset \mathbb{F}_{name}$ 

DEFINITION 5.8 MX Compiler Meta Info

## $infoT_{MX} \stackrel{\text{def}}{=} infoT_{IL}$

We define the function  $dist_{MX}^{bp}(i, s, inf o_{MX})$  returning the distance between frame base addresses of *i*-th and (i+1)-th stack frames from a list *s* of *C-IL*- and  $\mu_{ASM}$  stack frames. To define it we use the functions  $dist_{\mu_{ASM}}^{bp}$  and  $dist_{IL}^{bp}$  defined in Sections 3.3 and 4.2, respectively. Here we need to consider six cases: if the *i*-th stack frame is

- the top stack frame and it is of *C-IL* type, then we apply the function  $dist_{IL}^{bp}$  to a list containing a single element which is the top stack frame from the list *s* (cf. the top stack frame in Figure 3.3).
- the top stack frame of  $\mu_{ASM}$  type, then we apply the function  $dist^{bp}_{\mu_{ASM}}$  to a list containing a single element which is the top stack frame from the list *s* (cf. the top stack frame in Figure 4.4).
- a non-top stack frame and it is of *C-IL* type and the (i+1)-th stack frame is of *C-IL* type, then we apply the function  $dist_{IL}^{bp}$  (cf. the non-top stack frame in Figure 4.4), then we apply the function  $dist_{IL}^{bp}$  to a list containing two elements  $([s[i+1]] \circ s[i]])$ .
- a non-top stack frame and it is of *C-IL* type and the (i+1)-th stack frame is of  $\mu_{ASM}$  type, then we compute the distance by summing up the following (cf. the non-top *C-IL* frame in Figure 5.1(a)):
  - the size of the local variables block, callee-save registers block and temporaries of the *i*-th stack frame. This size is computed by the function  $dist_{IL}^{bp}$  on a list containing a single element which is the *i*-th stack frame from the list *s*.
  - 4 bytes representing a return destination (in case of a function call),
  - caller-save registers block,
  - 8 bytes representing a stack frame header, and
  - the size of all parameters passed to the (i+1)-th  $\mu_{ASM}$  stack frame.
- a non-top stack frame and it is of  $\mu_{ASM}$  type and the (i+1)-th stack frame is of  $\mu_{ASM}$  type, then we apply the function  $dist^{bp}_{\mu_{ASM}}$  (cf. the non-top stack frame in Figure 3.3).
- a non-top stack frame and it is of  $\mu_{ASM}$  type and the (i+1)-th stack frame is of *C-IL* type, then we compute the distance by summing up the following (cf. the non-top  $\mu_{ASM}$  frame in Figure 5.1(b)):
  - the size of the save register block and lifo of the *i*-th stack frame. This size is computed by the function  $dist_{\mu ASM}^{bp}$  on a list containing a single element which is the *i*-th stack frame from the list *s*.
  - 8 bytes representing a stack frame header, and
  - the size of all parameters passed to the (i+1)-th *C-IL* stack frame.

| Frame Base Addresses                                     |
|----------------------------------------------------------|
| if $top(s) = i \land s[i] \in frame_{C-IL}$              |
| if $top(s) = i \land s[i] \in frame_{\mu}$               |
| if $s[i] \in frame_{C-IL} \land s[i+1] \in frame_{C-IL}$ |
| if $s[i] \in frame_{C-IL} \land s[i+1] \in frame_{\mu}$  |
| if $s[i] \in frame_{\mu} \land s[i+1] \in frame_{\mu}$   |
| otherwise                                                |
|                                                          |

 $dist_{MX}^{bp}(i, s, info_{MX}) \stackrel{\text{def}}{=}$ 

where *n* is the number of input parameters passed on stack to a call to the function s[i + 1].f:

$$n = \max\{\pi.\pi_{C-IL}.\mathcal{F}(s[i+1].f).npar - 4, 0\}.$$

Next we define a function

$$frame_{MX}^{ba} :: frame_{\mu}^* \times \mathbb{N} \mapsto \mathbb{N}$$

computing an absolute frame base address for the *i*-th stack frame from the stack frame list *s*, where the base address of the first stack frame is identified by the component  $info_{MX}.stack_{ba}$ . This function is based on the function  $dist_{MX}^{bp}$  defined above which computes relative offsets between frame base addresses of adjacent stack frames.

$$frame_{MX}^{ba}(i, s, info_{MX}) \stackrel{\text{def}}{=} info_{MX}.stack_{ba} - \sum_{j=0}^{j < i} (dist_{MX}^{bp}(i, s, info_{MX}))$$

We define functions reading frame headers with the same signature as we did for  $\mu_{ASM}$  and *C-IL* in previous chapters. Note that the previous stack pointer and return address components of the frame header of  $\mu_{ASM}$  and *C-IL* stack frames are located in memory at the same relative offsets to the base address of a stack frame (cf. Table 3.2 and Figure 5.1).

$$stack_{MX}^{pbp}(i, s, m, info_{MX}) \stackrel{\text{def}}{=} m_{word}(frame_{MX}^{ba}(i, s, info_{MX}) + 0)$$

$$stack_{MX}^{ra}(i, s, m, info_{MX}) \stackrel{\text{def}}{=} m_{word}(frame_{MX}^{ba}(i, s, info_{MX}) + 4)$$

Next we define the function  $stack_{MX}^{rds}$  reading the return destination put on the stack at a function(procedure) call that created the (*i*+1)-th stack frame.

$$stack_{MX}^{rds}(i, s, m, info_{MX}) \qquad \stackrel{\text{def}}{=} \qquad m_{word}(frame_{IL}^{ba}(i+1, s, info_{MX}) + 8 + info_{MX}.size_{params}(s[i+1].f))$$

DEFINITION 5.10
 Frame Base Address

DEFINITION 5.9

Distance Between



Figure 5.1: MX Stack Layout

The function

$$tack_{MX}^{item} :: frame_{\mu}^* \times \mathbb{N} \times \mathbb{N} \times \mathbb{N} \times (\mathbb{N} \mapsto \mathbb{Z}) \mapsto \mathbb{Z}$$

returns the value of *j*-th word stored on the *i*-th stack frame (cf. Figure 5.1).

$$stack_{MX}^{item}(s, i, j, m, info_{MX}) \stackrel{\text{def}}{=} m_{word}(frame_{MX}^{ba}(s, i, info_{MX}) - 4 \cdot (j+1))$$

#### 5.2.1 Simulation Relation

S

We define a simulation relation  $consis_{MX}$  between states of MX and VAMP assembly machines.

The simulation relation  $consis_{MX}(c_{MX}, inf o_{MX}, c_{ASM})$  states that the assembly configuration  $c_{ASM}$  encodes the *MX* configuration  $c_{MX}$  via the compiler information  $inf o_{MX}$ . It has the similar structure as the simulation relation introduced for *C-IL*.

$$consis_{MX} :: C_{MX} \times infoT_{MX} \times C_{ASM} \mapsto bool$$

 $\frac{consis_{MX}^{control}(c_{MX}, info_{MX}, c_{ASM})}{consis_{MX}(c_{MX}, info_{MX}, c_{ASM})}$ 

#### **Control Consistency**

Control consistency comprises program counter consistency  $consis_{MX}^{pc}(c_{MX}, info_{MX}, c_{ASM})$  and return address consistency  $consis_{MX}^{ra}(c_{MX}, info_{MX}, c_{ASM})$ .

$$\frac{consis_{MX}^{pc}(c_{MX}, info_{MX}, c_{ASM})}{consis_{MX}^{control}(c_{MX}, info_{MX}, c_{ASM})}$$

The program counter consistency states that the assembly configuration's program counters point to the current MX statement(instruction) to be executed in a given MX machine.

$$\frac{c_{ASM}.pc = c_{ASM}.dpc + 4}{c_{ASM}.dpc = info_{MX}.code_{ia}(c_{MX}.f_{top}, c_{MX}.loc_{top})}{consis_{MX}^{pc}(c_{MX}, info_{MX}, c_{ASM})}$$

The return address consistency states that return addresses of all stack frames point directly behind the code of call instructions which generated these stack frames.

 $\forall 0 < i < |c_{MX}.stack^{flat}|. \ c_{ASM}.m_{word}(stack^{ra}_{MX}(i, c_{MX}.stack^{flat}, c_{ASM}.m, info_{MX}) = \\ info_{MX}.code_{ia}(c_{MX}.f_{i-1}, c_{MX}.loc_{i-1})$ 

$$consis_{MX}^{ra}(c_{MX}, info_{MX}, c_{ASM})$$

- DEFINITION 5.16
   Program Counter Consistency
- DEFINITION 5.17 Return Address Consistency

81

 DEFINITION 5.15 Control Consistency

#### **Data Consistency**

The data consistency comprises code consistency  $consis_{MX}^{code}$ , memory consistency  $consis_{MX}^{mem}$ , stack consistency  $consis_{MX}^{stack}$ , and register consistency  $consis_{MX}^{regs}$ .

DEFINITION 5.18 <

Data Consistency

 $\frac{consis_{MX}^{code}(c_{MX}, info_{MX}, c_{ASM})}{consis_{MX}^{stack}(c_{MX}, info_{MX}, c_{ASM})} \frac{consis_{MX}^{mem}(c_{MX}, info_{MX}, c_{ASM})}{consis_{MX}^{regs}(c_{MX}, info_{MX}, c_{ASM})}$ 

The code consistency requires that the compiled code is stored at the program base address in memory of a VAMP assembly configuration. That is, the compiled MX program must not be changed by statements(instructions) being executed by a MX machine.

DEFINITION 5.19 ► Code Consistency

 $\frac{\forall i < |info_{MX}.code|.\ info_{MX}.code[i] = int-to-instr(c_{ASM}.m_{word}(info_{MX}.code_{ba} + 4 \cdot i))}{consis_{MX}^{code}(c_{MX},info_{MX},c_{ASM})}$ 

The memory consistency states that the memory content of both machines is the same. Since the stack is abstracted we do not state memory equality for the region where the stack resides. As well we do not state the memory equality for the region where the compiled code is allocated.

#### DEFINITION 5.20 ►

Memory Consistency

 $a \notin [info_{MX}.stack_{ba} : info_{MX}.stack_{ba} - info_{MX}.stack_{max-size})$  $\land a \notin [info_{MX}.code_{ba} : info_{MX}.code_{ba} + 4 \cdot |info_{MX}.code|)$  $\forall a \in \mathbb{N}_{32}.$  $c_{MX}.\mathcal{M}(a) = c_{ASM}.m_{word}(a)$  $consis_{MX}^{mem}(c_{MX}, info_{MX}, c_{ASM})$ 

The register consistency argues about the content of the stack pointer and base pointer registers of the assembly configuration  $c_{ASM}$ . Do not forget that we have already argued about the content of program counter in the program counter consistency before. The stack- and base pointer registers should have values according to their intended meaning from Table 2.2. Namely, GPR bp should point to the base address of the top stack frame in the MX machine  $c_{MX}$ . The difference between values stored in GPRs sp and bp of the assembly machine is the distance between frame base addresses for the top stack frame of the MX machine (cf. Figure 5.1). This consistency requires the equality of all GPRs (except for sp and bp) of the assembly machine and the  $\mu_{ASM}$  active context of the MX machine. Also, it requires the equality of all SPRs of the assembly and MX machines. In case the stack of the MX exists the aforementioned statements hold. The aforementioned conditions hold in case the stack of the *MX* machine is set up and they are grouped in the register sub-consistency  $consis_{MX}^{regs(1)}$ .

DEFINITION 5.21 ► Register Consistency Stack Is Set Up

 $is_stack(c_{MX})$  $c_{ASM}.gpr[bp] = frame_{MX}^{ba}(top(c_{MX}), c_{MX}.stack^{flat}, info_{MX})$   $c_{ASM}.gpr[sp] = c_{ASM}.gpr[bp] - dist_{MX}^{bp}(top(c_{MX}), c_{MX}.stack^{flat}, info_{MX})$   $c_{MX}.stack_{top} \in frame_{\mu} \Longrightarrow \forall i < 32. i \notin \{sp, bp\} \Longrightarrow c_{MX}.ac.gpr[i] = c_{ASM}.gpr[i]$  $\forall i < 32. c_{MX}.spr[i] = c_{ASM}.spr[i]$  $consis_{MX}^{regs(1)}(c_{MX}, info_{MX}, c_{ASM})$ 

If there is no stack in the MX configuration, then all corresponding registers of the MX and VAMP assembly machines must have the same values. This is expressed in the register sub-consistency  $consis_{MX}^{regs(2)}$ .

$$\frac{c_{MX}.ac \in context_{\mu_{ASM}} \quad \neg is\_stack(c_{MX})}{\forall i < 32. \ c_{MX}.ac.gpr[i] = c_{ASM}.gpr[i] \land c_{MX}.spr[i] = c_{ASM}.spr[i]}{consis_{MX}^{regs(2)}(c_{MX}, info_{MX}, c_{ASM})}$$

The above defined register consistencies form the MX register consistency in the following way:

$$\frac{consis_{MX}^{regs(1)}(c_{MX}, info_{MX}, c_{ASM}) \lor consis_{MX}^{regs(2)}(c_{MX}, info_{MX}, c_{ASM})}{consis_{MX}^{regs}(c_{MX}, info_{MX}, c_{ASM})}$$

The stack consistency comprises frame header consistency  $consis_{MX}^{fh}$ , item consistency  $consistency_{MX}^{item}$ , and top stack frame consistency  $consis_{MX}^{item}$ . The top stack frame consistency is considered only in case the active context of a given MX machine  $c_{MX}$ is of C-IL type.

$$\frac{consis_{MX}^{fh}(c_{MX}, c_{ASM})}{c_{MX}.stack_{top} \in frame_{C-IL} \Longrightarrow consis_{MX}^{top}(c_{MX}, info_{MX}, c_{ASM})}{consis_{MX}^{stack}(c_{MX}, info_{MX}, c_{ASM})}$$

The frame header consistency requires the values in the frame headers of the stack frames to be consistent with their intended meaning (cf. Table 3.2). We do not argue about the return addresses in this consistency as it is already covered by the return address consistency. As there is no return destination component in frame headers of  $\mu_{\rm ASM}$  stack frames we do not state the corresponding consistency in this case. Note that for the first stack frame there is nothing to be stated as there is nothing behind the first stack frame.

 $\forall \ 0 \le i \le top(c_{MX}).$  $i \neq 0 \longrightarrow stack_{MX}^{pbp}(i, c_{MX}.stack^{flat}, c_{ASM}.m, info_{MX}) = frame_{MX}^{ba}(i-1, c_{MX}.stack^{flat}, info_{MX}) = frame_{MX}^{ba}(i-1, c_{MX}.stack^{flat}, info_{MX})$   $i \neq top(c_{MX}) \land c_{MX}.stack^{flat}[i] \in frame_{C-IL} \land c_{MX}.stack^{flat}[i].rds \neq \bot \longrightarrow stack_{MX}^{rds}(i, c_{MX}.stack^{flat}, c_{ASM}.m, info_{MX}) = val2Int(read^{\theta}(c_{MX}, c_{MX}.stack^{flat}[i].rds))$ Λ  $consis_{MX}^{fh}(c_{MX}, info_{MX}, c_{ASM})$ 

The top stack frame consistency states where input parameters and local variables of the function call are saved. The value of an input parameter (local variable) is either saved in the register or put on the stack.

 $\forall i < |c_{MX}.\mathcal{P}_{top}.\mathcal{V}|.$  $info_{MX}.lvar_{reg}(v_i, c_{MX}.f_{top}, c_{MX}.loc_{top}, info_{MX}) = \bot \longrightarrow$  $c_{MX}.\mathcal{M}_{\mathcal{E}top}(v_i) = c_{ASM}.m_{word}(c_{ASM}.gpr[bp] + info_{MX}.lvar_{off}(v_i, c_{MX}.f_{top}))$ Λ  $info_{MX}.lvar_{reg}(v_i, c_{MX}.f_{top}, c_{MX}.loc_{top}, info_{MX}) \neq \bot \longrightarrow$  $c_{MX}.\mathcal{M}_{\mathcal{E}top}(v_i) = c_{ASM}.gpr[info_{MX}.lvar_{reg}(v_i, c_{MX}.f_{top}, c_{MX}.loc_{top})]$ 



- **DEFINITION 5.22** Register Consistency (No Stack)
- DEFINITION 5.23 Register Consistency

 DEFINITION 5.25 Frame Header Consistency

 DEFINITION 5.26 Top Stack Frame Consistency where  $(v_i, t_i) = c_{MX} \mathcal{P}_{top} \mathcal{V}(i)$  is the *i*-th declaration in the list of parameters and local variables of the function corresponding to the top most stack frame.

The item consistency exposes the complete stack layout of  $\mu_{ASM}$  stack frames of the MX machine in memory of the assembly machine Figure (cf. 5.1). Note that we do not state the consistency for components of stack frame headers as it is already covered by the return address and frame header consistencies. Here we state the relation between each value stored in the memory region corresponding to a  $\mu_{ASM}$  stack frame and its abstracted version. This consistency is similar to the  $\mu_{ASM}$  item consistency, here we need to consider additional case to state the consistency for passed parameters on stack. That case is, if a stack frame on top <sup>4</sup> of a  $\mu_{ASM}$  stack frame is of *C-IL* type, then the values of parameters are read from the local memory environment of that C-IL stack frame.

We introduce a few shorthands

$$s = c_{MX}.stack^{flat}$$

$$s_i = c_{MX}.stack^{flat}[i]$$

$$aved_i = s_i.saved$$

$$lifo_i = s_i.lifo$$

$$pars_i = s_i.pars$$

$$v_{ij} = c_{MX}.\mathcal{P}_i.\mathcal{V}(j)$$

that are used in the definition of the item consistency defined as follows:

S

DEFINITION 5.27 ► Item Consistency

 $\begin{aligned} \forall i \leq top(c_{MX}). \ s_i \in frame_{\mu} \longrightarrow \\ \forall \ j < dist_{MX}^{bp}(i, s, info_{MX}). \\ stack_{MX}^{item}(s, i, j, c_{ASM}.m, info_{MX}.stack_{ba}) = \end{aligned}$ if  $0 \le j < |saved_i|$  $\begin{cases} saved_{i}[j] & \text{II } |\text{saved}_{i}[j - |\text{saved}_{i}|] & \text{II } |\text{saved}_{i}[ - ], \\ pars_{i+1}[|pars_{i+1}| - 1 - (j - |\text{saved}_{i}| - |\text{lif}o_{i}|)] & \text{if } s_{i+1} \in frame_{\mu} \\ val2Int(read_{\mathcal{E}}^{\theta}(s_{i+1}, v_{ij})) & \text{otherwise, i.e. } s_{i+1} \in frame_{C-IL} \\ \hline consis_{MX}^{item}(c_{MX}, info_{MX}, c_{ASM}) \\ \end{cases}$  $saved_i[j]$ 

Please note that for the top stack frame the third case is never considered (by definition of the function  $dist_{MX}^{bp}$ ).

In the following we state the mixed compiler correctness and sketch its proof.

THEOREM 5.28 ► Mixed Compiler Correctness

Let  $\pi$  be a *MX* program,  $c_{ASM}^0$  be the initial state of a target machine. Then for any sequence of a target machine:  $c_{ASM}^0$ ,  $c_{ASM}^1$ , ..., there exists a  $c_{MX}$  machine sequence  $c_{MX}^0, c_{MX}^1, \ldots$  that does not get stuck and does not produce a stack overflow. Moreover, for any number steps *i* of a *MX* machine there exists the corresponding host machine state  $c_{ASM}^{s(i)}$ , such that the compiler consistency  $consis_{IL}(c_{MX}^i, info_{MX}, c_{ASM}^{s(i)})$  holds if the statement to be executed at step *i* by the  $c_{MX}$  machine is an IO point. However, these states are consistent if the following requirements about the MX and VAMP assembly machines are fulfilled:

- The MX program  $\pi$  is translatable,
- The  $\mu_{ASM}$  configuration  $c_{\mu}$  and VAMP assembly configuration  $c_{ASM}$  are valid and they are consistent,

<sup>&</sup>lt;sup>4</sup>here top does not mean the top stack frame, it means the stack frame above.

• After performing *i* steps the machine  $c_{MX}$  did not get stuck,

Formally, this theorem is stated as follows:

$$\exists info_{MX}. \forall (c_{ASM}^{i})_{i}, \exists (c_{MX}^{i})_{i}.$$

$$(\forall i. c_{ASM}^{i+1} = \delta_{ASM}(c_{ASM}^{i}))$$

$$\land \pi, \theta \vdash c_{MX}^{i} \rightarrow_{MX} c_{MX}^{i+1}$$

$$\land \text{ the execution of } c_{MX} \text{ does not get stuck}$$

$$\land \text{ there is no stack overflow})$$

$$\land \exists s :: \mathbb{N} \mapsto \mathbb{N}.$$

$$(\forall i. info_{MX}.iop(c_{MX}^{i}.f_{top}, c_{MX}^{i}.loc_{top}))$$

$$\longrightarrow consis_{MX}(c_{MX}^{i}.info_{MX}, c_{ASM}^{s(i)}))$$

**Proof:** We prove this theorem by induction on the number of steps *i* performed by the *MX* machine.

For the induction start we have to show that both machines are consistent, i.e.  $consis_{MX}(c_{MX}^0, info_{MX}, c_{ASM}^{s(0)})$ . We need to show that the target machine  $c_{ASM}$  executes instructions that perform the corresponding initializations and achieves the corresponding consistent state. If the *MX* machine starts its execution in the *C-IL* context, then the first statement to be executed by the *MX* machine  $c_{MX}^0$  must be an IO point. At this place we assume that the C compiler does not perform any kind of optimizations before the first statement in the main C function.

For the induction step we have to conclude from step i to i+1. Here we distinguish three cases:

- C-IL or μ<sub>ASM</sub> pure steps: In this case we apply the correctness of the corresponding compiler(macro-assembler).
- inter-language statement: We list main arguments which must show this case:
  - the compiled inter-language statements (instructions) and non-externalcalls and -returns obey the same compiler calling convention,
  - the content preservation of callee-save registers are preserved across C-IL function calls (cf. Theorem 4.27).
  - the content preservation of callee-save registers across *C-IL* to  $\mu_{ASM}$  calls. These registers can be changed during the execution  $\mu_{ASM}$  context. From the *MX* semantics we know that if  $\mu_{ASM}$  context changes one of calleesave registers then the *MX* execution gets stuck at return to the *C-IL* execute context whose callee-registers were overwritten (the rule: Return from  $\mu_{ASM}$  to *C-IL*). If the *MX* semantics had not give guarantees on the callee-save registers in this case, then the work-around would be to have the indices of these callee-save registers in the *uses* declaration list of the procedure corresponding to this  $\mu_{ASM}$  execution context. In this case their content preservation is guaranteed by the  $\mu_{ASM}$  semantics.



## Small Hypervisor Correctness

In this chapter we present the paper-and-pencil proof of the correctness of a simple hypervisor, called *baby hypervisor* (BHV) in [AHPP10]. The baby hypervisor is a small software system implemented in two programming languages: C and VAMP macro assembly, and it virtualizes VAMP ISA ([Tve09], [Tsy09]) and allows to run a number of guest machines, called *partitions*, on a single so-called *host processor*. Note that VAMP ISA was abstracted to VAMP assembly in Chapter 2 and VAMP assembly differs from VAMP ISA only in data representations, but they are semantically equivalent (proven by Tsyban in [Tsy09]). Thus, it suffices to show that the baby hypervisor virtualizes VAMP assembly.

The baby hypervisor always lets the guests run in user mode on the host. Hence, the guests run translated and unprivileged, i.e. every memory access performed by guests is the subject of the address translation of the host and it is forbidden for them to execute privileged instructions on the host. So that, the baby hypervisor has the full control over the guests. The guests of the baby hypervisor have their own notion of execution mode<sup>1</sup>, i.e. there are guest user mode and guest system mode. That is, each guest can think that it runs in system mode on the host, indeed it runs in guest system mode in its own "virtual world" and in user mode on the host. The presence of two guest execution modes means that there are two address translations (one for each mode) that are performed for the running guests on the host. Two address translations for guests means that there are two virtual memories for them. These guest virtual memories are supported by so-called *host-* and *shadow page tables* [ACH<sup>+</sup>10] that are set-up for guests running in guest system mode and in guest user mode, respectively. In [AHPP10] on 9 page the authors write: "The host page tables will map injectively into host memory with different regions allocated for each guest. The shadow page table of a guest is set up as the concatenation of the guest's own page table and its host page table. To make sure that the guest cannot break this invariant, we map all host or shadow page table entries to the guest page table read-only. Thus, attempts of a guest

<sup>&</sup>lt;sup>1</sup> this differs hypervisors from kernels as the guests(processes) of kernels run only in user mode on the host while the guests of hypervisors can run in user mode and in system mode on the host

to edit its page table or perform a privileged operation (e.g., change the page-table origin) will cause an exception on the host and be intercepted by the hypervisor. The hypervisor will then emulate the exception operation in software."

The way we proceed in this chapter is we first specify the abstract baby hypervisor. Next we examine the baby hypervisor implementation data structures used in [AHPP10] and invariants stated over them defined in [AHPP10]. Then we present intended invariants defined in [AHPP10] for the simulation of guests on the host. It is mainly the generalization of the  $\mathcal{B}$ -relation from [GHLP05]. In [Tsy09] Tsyban presented the detailed definition of such a relation and its application for showing the correctness of the CVM microkernel. In [AHPP10] the authors showed two main proof's obligations: (i) the functional correctness of the baby hypervisor's main function implemented in C, and (ii) the simulation of guests while they run without exceptions on the host. In the end we will state the baby hypervisor correctness theorem where we treat the  $\mu_{ASM}$  code of the BHV program and the compiler calling convention. Note that the  $\mu_{ASM}$  code and the compiler calling convention were neither treated nor presented in [AHPP10].

In the rest of the thesis we refer to the baby hypervisor as BHV.

### 6.1 Abstract BHV

#### 6.1.1 Configurations

The abstract(spec) BHV configurations  $c_{\rm HV}$  are represented by the record type  $C_{\rm HV}$ 

DEFINITION 6.1 
BHV Configuration

$$C_{\text{HV}} \stackrel{\text{def}}{=} \{gs :: \mathbb{N} \mapsto C_{\text{ASM}}, cg :: \mathbb{N}\}$$

comprising two components:

- gs is the mapping of guest ids to VAMP assembly machines representing guests,
- *cg* is the id of a guest that is currently making steps (called *active guest*). The other guests do not make any progress at all, they wait until they will be scheduled (become active). So we call them *sleeping guests*.

**Valid Configurations** The requirements over BHV configurations are: (i) the number of modeled guests is restricted by a given number ng, and (ii) each modeled guest  $g_{id}$  has at most  $gptl(g_{id})$  PTEs. These requirements are captured by the predicate  $valid_{BHV}$  defined below.

DEFINITION 6.2 
Valid BHV Configuration

$$valid_{BHV} :: C_{HV} \times \mathbb{N} \times (\mathbb{N} \mapsto \mathbb{Z}) \mapsto bool$$

 $\frac{c_{\text{HV}}.cg < ng}{valid_{BHV}(c_{\text{HV}}, ng, gptl)} \leq gptl(g_{id})$ 

**Init Configuration** We denote by  $c_{\text{HV}}^{init}$  the initial BHV configuration that is defined as in [AHPP10]. It is not explicitly defined in [AHPP10], there is a link to BHV sources and there one can look it up.

#### 6.1.2 Transition Function

The BHV transition function  $\delta_{HV}$  ::  $C_{HV} \times \mathbb{N} \mapsto C_{HV}$  takes a BHV configuration  $c_{HV}$ and the number ng of modeled guests as input and yields an updated BHV configuration  $c'_{HV}$ . This transition function lets the active guest to perform a single step. The next guest is scheduled to be active if the currently active guest is running in system mode and it tries to execute the trap instruction. Such a step is considered as a hypercall. BHV supports a single hypercall like this to schedule the next guest to run. We introduce the predicate *is-hypercall* to indicate this case:

> DEFINITION 6.3  $trap(c_{ASM}) \land system?(c_{ASM}.spr[mode]))$ Is Hypercall  $is-hypercall(c_{ASM})$

We denote by  $\tilde{g}$  the active guest configuration of  $c_{HV}$ , i.e.,  $\tilde{g} = c_{HV}.gs(c_{HV}.cg)$ . The BHV transition function is specified as follows:

$$\frac{\neg is\text{-hypercall}(\tilde{g})}{\delta_{\text{HV}}(c_{\text{HV}}, ng) = c_{\text{HV}}[gs := c_{\text{HV}}.gs[cg := \delta_{\text{ASM}}(\tilde{g})]]}$$

. .

$$\frac{is\text{-hypercall}(\tilde{g})}{\delta_{\text{HV}}(c_{\text{HV}}, ng) = c_{\text{HV}}} \begin{bmatrix} gs := c_{\text{HV}}.gs[cg := \delta_{\text{ASM}}(\tilde{g})], \\ cg := c_{\text{HV}}.cg + 1 \mod ng \end{bmatrix}}$$

#### 6.2 **BHV** Implementation

Here we examine BHV implementation details presented in [AHPP10]. We first examine data structures used in the BHV implementation.

#### **Data Structures** 6.2.1

The C data structure proc\_t represents the state of the sleeping guests. Such a state is called *program control block* (PCB). This structure comprises all components of an abstract guest (besides the memory component) represented by a VAMP assembly configuration.

Listing 6.1: Data Structure proc\_t

| 1 | struct p | proc_t { |                     |                                             |
|---|----------|----------|---------------------|---------------------------------------------|
| 2 | unsi     | ignedint | <b>t32</b> gpr[32]; | <pre>// general-purpose register file</pre> |
| 3 | unsi     | ignedint | <b>t32</b> spr[32]; | <pre>// special-purpose register file</pre> |
| 4 | unsi     | ignedint | <b>t32</b> dpc;     | // delayed PC                               |
| 5 | unsi     | ignedint | <b>t32</b> pcp;     | // primed PC                                |
| 6 | };       | -        |                     |                                             |

The C data structure guest\_t comprises the guest PCB C data structure and additional components describing the guest: (i) the pointer to a guest memory (represented as array of unsigned integers) and the base page index of this memory (called the guest memory origin), (ii) the pointer to an array of host PTEs representing host page table, the base page index of this table (called the host page table origin) and the maximum

DEFINITION 6.4

BHV Steps Without Hypercalls

 DEFINITION 6.5 BHV Steps With Hypercalls number of PTEs in this array, (iii) the pointer to an array of shadow PTEs representing shadow page table, the base page index of this table (called the shadow page table origin) and the maximum number of PTEs in this array.

Listing 6.2: Data Structure guest\_t

| 1  | str | <b>uct</b> guest_t {    |          |                                    |
|----|-----|-------------------------|----------|------------------------------------|
| 2  |     | <b>struct</b> proc_t pc | b;       |                                    |
| 3  |     | unsignedint32           | *gm;     | // guest memory (array)            |
| 4  |     | unsignedint32           | gmo;     | <pre>// guest memory origin</pre>  |
| 5  |     | unsignedint32           | *hpt,    | // array of host PTEs              |
| 6  |     | unsignedint32           | hpto;    | // host page-table origin          |
| 7  |     | unsignedint32           | *spt;    | // array of shadow PTEs            |
| 8  |     | unsignedint32           | spto;    | // shadow page-table origin        |
| 9  |     | unsignedint32           | max_ppx; | // maximum number of physical PTEs |
| 10 |     | unsignedint32           | max_vpx; | // maximum number of shadow PTEs   |
| 11 | };  |                         |          |                                    |

The C data structure hv\_t is considered as main one and it comprises: (i) the number of modeled guests in BHV, (ii) the stack base address of the BHV program, (iii) the pointer to an array of guest C data structures, and (iv) the pointer to the active guest C data structure.

In [AHPP10] the structure hv\_t is defined without the stack base address field.

Listing 6.3: Data Structure hv\_t

```
struct hv_t {
    unsigned __int32 ng; // number of guests
    unsigned __int32 sba; // stack base address
    struct guest_t *cg; // pointer to current guest
    struct guest_t *g; // array of guests
    };
```

#### 6.2.2 Parameters

BHV is configured at boot time by a few parameters encoded in four bytes at the beginning of its data segment base address.

- DS\_START = 8192: is the base address in the memory at which the BHV C data structure  $hv_t$  resides. In [AHPP10] this constant is 4096. The reason why we changed it is that we need to have a scratch memory for boot code and macro-assembly portions.
- DS\_SIZE the data segment size. The data segment contains allocated BHV C data structures and the stack used by BHV.
- NG = 8 : is the number of guests in BHV,
- MAX\_PPX =  $2^{20}$  : is the maximum number of PTEs per host page table,
- MAX\_VPX =  $2^{20}$  : is the maximum number of PTEs per guest page table,

Note that the size of a memory page is  $PAGE\_SIZE = 1024$ . We use the constant LOG\_PAGE\_SIZE to denote the binary logarithm of PAGE\_SIZE, i.e.

$$LOG_PAGE_SIZE = log_2(PAGE_SIZE) = 10$$

The stack base address is not passed a parameter to the BHV program, but it is computed as the sum of DS\_START and DS\_SIZE.



Figure 6.1: Memory Layout of BHV Data Structure

#### 6.2.3 Implementation

The BHV program allocates its data structures in the data segment every time right after the reset signal happens. Fig. 6.1 depicts the memory layout of the data segment

after BHV allocated its data structures in that segment. In the figure the constant hv is used and it is defined as

#typedef hv ((struct hv\_t \*)DS\_START)

The data segment should be big enough to contain BHV data structures and the stack being used by the BHV program. The stack base address is the highest address that belongs to the data segment in memory. We are not going to present the complete BHV C implementation, the reader can look it up in [AHPP10].

Here we present the implementation of a mixed code from the BHV program. Note that it is not a part of the BHV program presented in [AHPP10]. This code is always executed if any interrupt happens during the execution of the guest on the host. This code is the interrupt service routine of the BHV program and it is split into 4 parts:

- 1. *Save Guest.* In lines 1-9 GPRs of the last running guest on the host are saved to the PCB corresponding to the last interrupted guest. Namely, the instruction at line 1 saves temporary the value of GPR register 2 in scratch memory since a free register is needed to contain the PCB base address. In line 2 the base address of the PCB is loaded to the GPR register 2. In lines 3-4 the GPR registers 0 and 1 of the host are saved in the corresponding GPRs of the PCB in memory. In lines 5-6 this value is restored in GPR 1 of the host and then saved in GPR registers 3-31 of the host are saved in the corresponding GPRs of the PCB in memory. In lines 10-13 the exception DPC and PC registers of the host machine are saved to the corresponding normal (i.e. non-exception) registers of the same PCB as before.
- 2. Set Up Stack Pointers, Parameters Passing and Handler Invocation. In lines 15-23 the stack pointer and base pointer are initialized. In case of the reset interrupt the stack base address is read from the scratch memory. Otherwise, it is read from the BHV data structure. In lines 26-27 exception cause and exception data registers are passed in first two input registers (i.e. we follow the CCL defined in Sec.3.1.4) to the BHV C function hv\_dispatch that handles the caused interrupt. This function gets invoked with a call macro in line 29.
- 3. *Guest Restore.* After handling the interrupt the execution mode of the scheduled guest is checked in lines 31-34. If the execution mode of the scheduled guest is user mode, then the shadow page table is loaded on the host (lines 35-38) Otherwise, in lines 42-45 the host page table is loaded on the host.

In lines 48-51 DPC and PC registers of the PCB corresponding to the scheduled guest are written to the corresponding exception registers of the host. In lines 53-58 GPRs of the scheduled guest PCB are saved to GPRs of the host.

4. *Return From Exception*. In line 56 the instruction rfe starts the execution of the loaded (restored) guest on the host.

Later in this chapter we refer to code consisting of lines 1-23 and lines 31-58 from Listing 6.4 as interrupt service routines 1 (*ISR1*) and 2 (*ISR2*), respectively.

Listing 6.4: BHV Context Switch Implementation

```
sw r2 r0 4096
                         // store r2 in scratch memory
1
   lw r2 r0 8200
                         // get PCB address, 8200 = & (HV->cg)
2
   sw r0 r2 0
3
4
   sw r1 r2 4
   lw r1 r0 4096
                        // restore r2 and save it to r1
5
   <mark>sw</mark> r1 r2 8
                        // save it to PCB
6
   sw r3 r2 12
7
8
9
   sw r31 r2 124
   movs2i EPC r7
                        // save EPC to PCB
10
   sw r7 r2 140
                        // OFFSET(proc_t, spr[EPC] = 140)
11
   movs2i EDPC r7
                        // save EDPC to PCB
12
   <mark>sw</mark> r7 r2 144
                        // OFFSET(proc_t, spr[EDPC] = 144)
13
14
   movs2i ECA r1
15
   ifnez r1 goto LSBA_BHV
16
   lw r1 r0 4100
                            // read sba from scratch memory
17
   goto LSBA_BHV_SKIP
18
19
   LSBA_BHV:
20
   lw r1 r0 8196 // read sba from BHV DS, 8196 = & (HV->sba)
21
   add r30 r0 r1
                       // initialize <mark>bp</mark>
22
   add r29 r0 r1
                            // initialize sp (bp = sp)
23
24
   LSBA_BHV_SKIP:
25
   movs2i ECA r6
                       // fst input arg
26
27
   movs2i EDATA r7
                       // snd input arg
28
                       // invoke BHV handler
29
   CALL hv_dispatch
30
       r2 r0 8200
   lw
                           // load adr of current guest (r2 := &(HV->cg)))
31
   addi r3 r2 0
32
                          // r3 := r2
   lw r4 r2 192 // r4 := pcb->spr[MODE], OFFSET(proc_t, spr[MODE] = 192
33
                                // if (r4 != 0) jump to LHOST
   ifnez r4 goto LHOST
34
   lw r5 r2 164
                   // r5 := pcb->spr[PTL], OFFSET(proc_t, spr[PTL] = 164
35
   movi2s PTL r5
36
   lw r5 r3 168 // r5 := cg->spto, OFFSET(proc_t, spr[PT0]) = 168
37
   movi2s PTO r5
38
   goto LHOST_SKIP
39
40
   LHOST:
41
   lw r5 r3 288
                     // r5 := cg->max_ppx, OFFSET(guest_t, max_ppx) = 288
42
43
   movi2s PTL r5
   lw r5 r3 276
                     // r5 := cg->hpto , OFFSET(guest_t, hpto) = 276
44
   movi2s PTO r5
45
46
   LHOST_SKIP:
47
48
   lw r5 r2 256
                       // r5 := pcb->dpc, OFFSET(proc_t, dpc) = 256
49
   movi2s EDPC r5
   lw r5 r2 260
                        // r5 := pcb->pcp, OFFSET(proc_t, pcp) = 260
50
   movi2s EPC r5
51
52
   lw r0 r2 0
53
   lw r1 r2 4
54
   lw r3 r2 12
55
56
   11 . . .
   1w r31 r2 124
57
   1w r2 r2 8
58
59
   rfe
```

#### 6.3 Correctness

In this section we examine correctness criteria and a theorem of the baby hypervisor. We define criteria as invariants between the BHV C implementation, simulated guests, the host and the abstract BHV. In order to be able to talk about the BHV implementation we assume the followings: (i) the BHV program is properly encoded in MX program  $\pi$ , and (ii) the information about the C compiler being used to compile this C program is encoded in system parameters  $\theta$ .

We first define an invariant called  $\mathcal{B}$ -relation that reconstructs virtual guests for every guest supported by the BHV implementation and check whether they match the corresponding guests of the abstract BHV. Then we examine the implementation invariants of the BHV implementation. Before we introduce auxiliary functions for reading guest components of the BHV data structures stored in memory of the *MX* configuration  $c_{MX}$ . Note that in [Tsy09] Tsyban defined similar functions reading C variables in memory of the host machine.

#### 6.3.1 Reading Guest Components

We define the function  $PCB :: \mathbb{N} \times C_{MX} \mapsto C_{ASM}$  that returns for a given  $g_{id}$  an assembly machine constructed from registers of the corresponding PCB in the memory of a given MX machine  $c_{MX}$ . Right now we are interested in the PCB of a guest. Thus, the memory of the assembly configuration returned by that function is left untouched.

$$PCB(g_{id}, c_{MX}) \stackrel{\text{def}}{=} g$$

where the assembly machine g is constructed as follows<sup>2</sup>:

Below we list the definition of functions which return for a given guest  $g_{id}$  the components of the corresponding C guest data structure stored in memory of a given *MX* machine  $c_{MX}$ :

• host page table entry (*HPTE*) x of the guest  $g_{id}$ :

$$HPTE(x, g_{id}, c_{MX}) \stackrel{\text{def}}{=} val2Nat([hv \rightarrow g[g_{id}] \rightarrow hpt[x]]_{c_{MX}}^{\pi, \theta})$$

where  $x \in \mathbb{N}$  is a HPTE index.

• shadow page table (SPTE) x of the guest  $g_{id}$ :

$$SPTE(x, g_{id}, c_{MX}) \stackrel{\text{def}}{=} val2Nat([hv \rightarrow g[g_{id}] \rightarrow spt[x]]_{c_{MX}}^{\pi, \theta})$$

where  $x \in \mathbb{N}$  is a SPTE index.

• maximum number of PTEs for the host page table of the guest  $g_{id}$ :

 $MPPX(g_{id}, c_{MX}) \stackrel{\text{def}}{=} val2Nat([hv \rightarrow g[g_{id}] \rightarrow max_px]_{c_{MY}}^{\pi,\theta})$ 

<sup>&</sup>lt;sup>2</sup>Here and in the rest of this chapter we assume the implicit conversions from natural and integer numbers that appear within *C-IL* expressions to the corresponding *C-IL* expressions.

• maximum number of PTEs for the shadow page table of the guest  $g_{id}$ :

 $MVPX(g_{id}, c_{MX}) \stackrel{\text{def}}{=} val2Nat([hv \rightarrow g[g_{id}] \rightarrow max_vpx]_{c_{MX}}^{\pi, \theta})$ 

• HPT origin of the guest g<sub>id</sub>:

 $HPTO(g_{id}, c_{MX}) \stackrel{\text{def}}{=} val2Nat([hv \rightarrow g[g_{id}] \rightarrow hpto]_{c_{MX}}^{\pi, \theta})$ 

• SPT origin of the guest g<sub>id</sub>:

$$SPTO(g_{id}, c_{MX}) \stackrel{\text{def}}{=} val2Nat([hv \rightarrow g[g_{id}] \rightarrow \text{spto}]_{c_{MX}}^{\pi, \theta})$$

• guest memory origin of the guest g<sub>id</sub>:

$$GMO(g_{id}, c_{MX}) \stackrel{\text{def}}{=} val2Nat([hv \rightarrow g[g_{id}] \rightarrow gmo]_{c_{MX}}^{\pi, \theta})$$

#### 6.3.2 B-Relation

The  $\mathcal{B}$ -relation binds the guest processes configurations  $c_{HV}$ .gs and virtual guest machines reconstructed from the *MX* configuration  $c_{MX}$  and the host configuration  $c_{ASM}$ . This relation is considered as a correctness criterion of guest processes. In order to define this relation we need to introduce a few functions performing:

- virtual guest machine reconstruction,
- VAMP assembly machines comparison.

#### **Virtual Machines**

We introduce the function  $\mathcal{G}(g_{id}, c_{MX}, c_{ASM})$ 

$$\mathcal{G} :: \mathbb{N} \times C_{MX} \times C_{\text{ASM}} \mapsto C_{\text{ASM}}$$

to construct a virtual assembly machine corresponding to a given guest  $g_{id}$  which might be either running on the host  $c_{ASM}$  or be sleeping (suspended). That is, in the definition of the function G we distinguish two cases whether the guest  $g_{id}$  is active or not. The guest  $g_{id}$  is active if and only if the host machine  $c_{ASM}$  operates in user mode and the pointer  $[hv \rightarrow cg]_{c_{MX}}^{\pi,\theta}$  points to the guest data structure corresponding to the guest  $g_{id}$ . Note that the MX machine  $c_{MX}$  runs the BHV program  $\pi$  and this machine is bound with the host machine  $c_{ASM}$  via the compiler consistency consis<sub>MX</sub> defined in Section 5.2.

Let us first consider the case when the guest  $g_{id}$  is active, i.e. the guest  $g_{id}$  is currently running on the host  $c_{ASM}$ . In this case the function  $\mathcal{G}(g_{id}, c_{MX}, c_{ASM})$  returns the virtual guest representation corresponding to the guest  $g_{id}$  which is reconstructed from registers (except for SPRs)<sup>3</sup> of the host machine  $c_{ASM}$  and SPRs from the corresponding PCB stored in the memory of the *MX* configuration  $c_{MX}$  by means of the function  $\mathcal{G}_{active}$ . In another case, i.e. when the guest  $g_{id}$  is sleeping, its virtual representation is reconstructed from the corresponding PCB stored in the memory of the *MX* configuration  $c_{MX}$  with the help of the function  $\mathcal{G}_{sleeping}$ . In both cases the memory of a virtual assembly machine is reconstructed from the  $c_{MX}$  memory by the function *mem*. The definition of the functions  $\mathcal{G}_{active}$ ,  $\mathcal{G}_{sleeping}$  and *mem* will follow.

<sup>&</sup>lt;sup>3</sup>In the baby hypervisor SPRs are virtualized. That is, SPRs of the host machine are not a part of the guest being executed on this host. Moreover, the guest cannot access SPRs while it is being executed on the host as the host operates in user mode (by the VAMP assembly semantics presented in Chapter 2)

DEFINITION 6.6 
Virtual Guest Machine

 $\begin{aligned} \mathcal{G}(g_{id}, c_{MX}, c_{ASM}) &\stackrel{\text{def}}{=} \\ \mathcal{G}_{active}(g_{id}, c_{MX}, c_{ASM}) & \text{if } user?(c_{ASM}.spr[mode]) \land \\ & [hv \rightarrow cg]_{c_{MX}}^{\pi,\theta} = [\&(hv \rightarrow g[g_{id}])]_{c_{MX}}^{\pi,\theta} \\ \mathcal{G}_{sleeping}(g_{id}, c_{MX}) & \text{otherwise} \end{aligned}$ 

The definition of the function  $\mathcal{G}$  was constructed from the abstraction functions *abs* and *abs\_gh* defined in [AHPP10].

**Reconstructing VM: Active Guest** Since the machine MX does not make any steps while the guest is running on the host the memory of the virtual guest is reconstructed from the host memory. For that, the memory of the MX machine is substituted with the memory of the host machine.

 $\mathcal{G}_{active}(g_{id}, c_{MX}, c_{ASM}) \stackrel{\text{def}}{=} g$ 

where the assembly machine g is constructed as:

 $g.dpc = c_{ASM}.dpc$   $g.pc = c_{ASM}.pc$   $g.gpr[i] = c_{ASM}.gpr[i]$   $g.spr[i] = PCB(g_{id}, c_{MX}).spr[i]$  $g.m = mem(g_{id}, c_{MX}[\mathcal{M} := c_{ASM}.m])$ 

The definition of this function corresponds to the abstraction function *abs\_gh* defined in [AHPP10].

#### **Reconstructing VM: Sleeping Guest**

 $\mathcal{G}_{sleeping}(g_{id}, c_{MX}) \stackrel{\text{def}}{=} g$ 

where the assembly machine *g* is constructed in the following way:

 $\begin{array}{rcl} g.dpc &=& PCB(g_{id}, c_{MX}).dpc\\ g.pc &=& PCB(g_{id}, c_{MX}).pc\\ g.gpr[i] &=& PCB(g_{id}, c_{MX}).gpr[i]\\ g.spr[i] &=& PCB(g_{id}, c_{MX}).spr[i]\\ g.m &=& mem(g_{id}, c_{MX}) \end{array}$ 

The definition of this function corresponds to the abstraction function *abs* defined in [AHPP10].

**Reconstructing Virtual Memory** The virtual memory of a guest  $g_{id}$  is reconstructed by the function *mem* directly from the memory of the configuration  $c_{MX}$  running the BHV program  $\pi$ . It does not matter whether a given guest  $g_{id}$  is active or not. The definition of this function relies on the following facts:

- the BHV program maintains the linear address translation for guests. This fact is expressed as a part of the host page table invariant presented later.
- the size of a guest memory does not change (after the memory was allocated), i.e. the memory cannot be dynamically allocated for guests (by the design of the BHV program).

Thus, the function mem is defined as

*mem* ::  $\mathbb{N} \times C_{MX} \mapsto (\mathbb{N} \mapsto \mathbb{B}^8)$ 

 $mem(g_{id}, c_{MX}) \stackrel{\text{def}}{=} m$ 

where the content of the virtual memory m at word address

$$a \in [0, \dots, val2Nat([hv \rightarrow g[g_{id}] \rightarrow max_ppx]_{c_{MX}}^{\pi, \theta}) \cdot PAGE_SIZE)$$

is

$$m_{word}(a) = val2Int([hv \rightarrow g[g_{id}] \rightarrow gm[a]]_{c_{MX}}^{\pi,\theta})$$

The definition of this function corresponds to the abstraction function *abs\_m* defined in [AHPP10].

#### **Identical VAMP Assembly Configurations**

Two given VAMP assembly machines are identical(equal) if and only if the following is true:

• the content of memory at some restricted address space of both machines is the same. For that we introduce the equality function for byte addressable memories at addresses [*base*, .., *base* + *size*)

$$\frac{\forall a. \ base \le a < base + size \longrightarrow m^{1}(a) = m^{2}(a)}{m^{1} =_{base,size} m^{2}}$$

• the content of PCs, DPCs, all GPRs and four SPRs (status register, page table origin, page table length and mode) of both machines are the same.

So that, the VAMP assembly machines equality function takes two assembly machines  $(c_{ASM}^1 \text{ and } c_{ASM}^2)$  and the number *size* of bytes to be compared in memories of both machines starting from address 0.

 $\frac{c_{ASM}^{1}.dpc = c_{ASM}^{2}.dpc}{c_{ASM}^{1}.gpr = c_{ASM}^{2}.gpr} \frac{c_{ASM}^{1}.dpc}{c_{ASM}^{1}.spr[sr,pto,ptl,mode] = c_{ASM}^{2}.spr[sr,pto,ptl,mode]}{c_{ASM}^{1}.m =_{0.size} c_{ASM}^{2}.m}$ 

This function corresponds to the function *asm-equal* defined in [Tsy09].

 $\mathcal{B}$  Relation The  $\mathcal{B}$ -relation is stated as the parameterized equality with the right amount of virtual memory between abstract guest machines gs and virtual guests reconstructed from a given configuration  $c_{MX}$  and from a given host machine  $c_{ASM}$ . The right amount of virtual memory is computed as PAGE\_SIZE · (MAX\_PPX+1) as we know that each guest has such an amount of memory (from the implementation details of the BHV program [AHPP10])

$$\mathcal{B} :: (\mathbb{N} \mapsto C_{\text{ASM}}) \times C_{MX} \times C_{\text{ASM}} \times \mathbb{N} \mapsto bool)$$

$$\frac{\forall g_{id} < ng. \mathcal{G}(g_{id}, c_{MX}, c_{ASM}) =_{\text{PAGE_SIZE-(MAX_PPX+1)}} g_{S}(g_{id})}{\mathcal{B}(g_{S}, c_{MX}, c_{ASM}, ng)}$$

 DEFINITION 6.8 Assembly Configurations Equality

 DEFINITION 6.9  $\mathcal B$  Relation

#### 6.3.3 Implementation Invariants

We require a number of invariants to be hold over the BHV data structures during the execution of BHV code and guests. That is why we call them implementation invariants and we formally define them in the following.

Almost all implementation invariants examined here have been stated in [AHPP10]. Here we present them in our framework.

#### **Page Table Entries Invariants**

We first define auxiliary functions before presenting page table invariants. The functions

 $PX(a) \stackrel{\text{def}}{=} a / PAGE_SIZE$ 

 $PA(x) \stackrel{\text{def}}{=} x \cdot \text{PAGE}_\text{SIZE}$ defined in [AHPP10] return the page index of a given address *a* and the start address

The predicate v\_bus\_error(a, ptl) described in [AHPP10] indicates whether a given

of the page indicated by a given page index x, respectively.

and

address *a* is outside of the page table with a given length *ptl*. DEFINITION 6.10  $\blacktriangleright$   $v\_bus\_error :: \mathbb{N} \times \mathbb{N} \mapsto bool$ 

Bus Error

 $v\_bus\_error :: \mathbb{N} \times \mathbb{N} \mapsto bool$  $\frac{ptl < PX(a)}{v\_bus\_error(a, ptl)}$ 

The predicate *in-pt*(x, *pto*, *ptl*) defined in [AHPP10] indicates whether a given page index x falls into the page table identified by a given page table origin *pto* and a given page table length *ptl*.<sup>4</sup>

DEFINITION 6.11 
In Page Table

In Page Table

DEFINITION 6.12 
PTE Physical Address

 $in-pt :: \mathbb{N} \times \mathbb{N} \times \mathbb{N} \mapsto bool$  $\frac{x \in \{pto, \dots, pto + ptl/1024\}}{in-pt(x, pto, ptl)}$ 

The function  $ptea_vpx(pto, x)$  defined in [AHPP10] computes the address of PTE corresponding to a given page index x in the page table with a given page table origin pto.

$$ptea\_vpx :: \mathbb{N} \times \mathbb{N} \mapsto \mathbb{N}$$
$$ptea\_vpx(pto, x) \stackrel{\text{def}}{=} PA(pto) + 4 \cdot x$$

**Host PTE Invariant** The invariant is indicated by the predicate  $inv\_hpt\_entry(x, g_{id}, c_{MX})$  defined in [AHPP10]. It states a few conditions on the host PTE with index x of the guest  $g_{id}$  of the BHV implementation configuration  $c_{MX}$ . We introduce a few shorthands:

• *hpte* = *HPTE*( $x, g_{id}, c_{MX}$ ) is a host PTE,

<sup>4</sup>The size of a single memory page is 1024 words (4096 bytes) and the size of a single page table entry (PTE) is 1 word (4 bytes). So that, there are 1024 PTEs per a single page.

•  $spr = PCB(g_{id}, c_{MX}).spr$  is SPRs from the PCB corresponding to the guest  $g_{id}$ .

to make nice and brief the host PTE invariant definition. The invariant states that the host PTE *hpte* must

- $c_1$ : be valid ( $v_{PTE}(hpte)$ ),
- $c_2$ : point to the guest page x as stored on the host

 $ppx_{PTE}(hpte) = GMO(g_{id}, c_{MX}) + x.$ 

This condition indicates that the BHV program maintains the linear address translation for guests.

•  $c_3$ : be protected if covered by the guest's page table

 $p_{PTE}(hpte) \longleftrightarrow in-pt(x, spr[pto], spr[ptl])$ 

The listed above conditions build the host PTE invariant which are gathered together in the predicate defined below.

 $\frac{c_1 \quad c_2 \quad c_3}{inv\_hpt\_entry(x, g_{id}, c_{MX})}$ 

**Shadow PTE Invariant** The invariant is covered by the predicate  $inv\_spt\_entry(x, g_{id}, c_{MX})$  that was defined in [AHPP10]. We introduce a few shorthands

- $spr = PCB(g_{id}, c_{MX}).spr$  is SPRs from the PCB corresponding the guest  $g_{id}$
- *spte* is a shadow PTE corresponding to the page index x of the guest g<sub>id</sub> and is computed as SPTE(x, g<sub>id</sub>, c<sub>MX</sub>),
- $gpte_vpx = ptea_vpx(spr[pto], x)$  is the address of the guest PTE x, and
- $gpte = [hv \rightarrow g[g_{id}] \rightarrow gm[gpte_vpx]]_{c_{MX}}^{\pi,\theta}$  is the guest PTE.

to define this invariant in a nice and brief way. So the invariant states that the shadow PTE *spte* must:

•  $c_1$ : The shadow SPT *spte* is valid if and only if the translation yields no guest bus error, the page index of the guest PTE does not exceed the maximum number of page indices allowed for the guest  $g_{id}$ , and the guest PTE is valid.

 $v_{PTE}(spte) \iff \neg v\_bus\_error(gpte\_vpx, MVPX(g_{id}, c_{MX})) \\ \land ppx_{PTE}(gpte) \le MVPX(g_{id}, c_{MX}) \\ \land v_{PTE}(gpte)$ 

- if the shadow PTE is valid, then
  - $c_2$ : it points to the host page designated by guest

 $ppx_{PTE}(spte) = ppx_{PTE}(HPTE(ppx_{PTE}(gpte), g_{id}, c_{MX}))$ 

-  $c_3$ : it is protected if the guest page is protected or part of the guest page table.

 $p_{PTE}(gpte) \lor in-pt(ppx_{PTE}(gpte), spr[pto], spr[ptl]) \longrightarrow p_{PTE}(spte)$ 

Based on the conditions  $c_1$ ,  $c_2$  and  $c_3$  introduced above the shadow PTE invariant defined as:

DEFINITION 6.14 
Shadow PTE Invariant

 $\frac{c_1 \qquad v_{PTE}(spte) \longrightarrow c_2 \wedge c_3}{inv\_spt\_entry(x, g_{id}, c_{MX})}$ 

The invariants presented above are stated over a single PTE. Thus, we define the predicate  $pt-inv(c_{MX}, c_{ASM}, ng)$ , called page table (or address manager) invariant, that requires host PTE and shadow PTE invariants to hold over all host- and shadow PTEs of all guests supported by BHV.

DEFINITION 6.15 
Address Manager Invariant

 $\forall g_{id} < ng. \forall x < MPPX(g_{id}, c_{MX}). inv\_hpt\_entry(x, g_{id}, c_{MX}, \mathcal{G}(g_{id}, c_{MX}, c_{ASM}))$  $\forall g_{id} < ng. \forall x < PCB(g_{id}, c_{MX}).spr[ptl]. inv\_spt\_entry(x, g_{id}, c_{MX}, \mathcal{G}(g_{id}, c_{MX}, c_{ASM}))$ 

 $pt-inv(c_{MX}, c_{ASM}, ng)$ 

#### **Code Invariant**

The code invariant states that a given compiled program code  $info_{MX}.code$  resides at address  $info_{MX}.code_{ba}$  in the memory of the host machine  $c_{ASM}$  and a given compiled boot code  $code_{boot}$  resides at the first memory page in memory of the host machine. Both codes are represented as a list of assembly instructions.

DEFINITION 6.16 ►

Code Invariant

 $\forall i < |code_{boot}|. int-to-instr(c_{ASM}.m_{word}(i \cdot 4)) = code_{boot}[i] \\ \forall i < |info_{MX}.code|. int-to-instr(c_{ASM}.m_{word}(info_{MX}.code_{ba} + i \cdot 4)) = info_{MX}.code[i]$ 

 $code-inv?(info_{MX}, code_{boot}, c_{ASM})$ 

#### **Guest Steps**

Here we present the invariant when the guest  $g_{id}$  is being executed on the host machine  $c_{ASM}$ . This invariant is captured by the predicate

 $guest-inv(g_{id}, c_{MX}, c_{ASM}) :: \mathbb{N} \times C_{MX} \times C_{ASM} \mapsto bool$ 

and this predicate guest-inv( $g_{id}$ ,  $c_{MX}$ ,  $c_{ASM}$ ) comprises the following conditions:

•  $c_1$ : A given guest id  $g_{id}$  is indeed the current one. It is checked by looking up the pointer to the current guest PCB and comparing it with the address of the PCB corresponding to the guest  $g_{id}$ .

$$[hv \rightarrow cg]_{C_{MY}}^{\pi,\theta} = [hv \rightarrow g[g_{id}]]_{C_{MY}}^{\pi,\theta}$$

• *c*<sub>2</sub>: The stack base address stored in the BHV program equals to the sum of DS\_START and DS\_SIZE, i.e.

 $val2Nat([hv \rightarrow sba]_{CMY}^{\pi,\theta}) = DS\_START + DS\_SIZE$ 

• An active guest runs either in guest system mode or in guest user mode. The content of SPRs *pto* and *ptl* of the host machine  $c_{ASM}$  depends on the execution mode of the guest  $g_{id}$ . The execution mode of the guest is stored in the SPR *mode* in the PCB corresponding to the guest  $g_{id}$ .

If the guest  $g_{id}$  runs in guest system mode, then
-  $c_3$ : SPRs *pto* and *ptl* of the host  $c_{ASM}$  have values of the host PTO and the maximum number of PTEs per HPT, respectively, which are stored in the PCB corresponding to the guest  $g_{id}$ 

 $c_{ASM}.spr[pto] = HPTO(g_{id}, c_{MX})$  $c_{ASM}.spr[ptl] = MPPX(g_{id}, c_{MX})$ 

In case the guest  $g_{id}$  runs in guest user mode the following holds:

-  $c_4$ : SPRs *pto* and *ptl* of the host have values of the shadow PTO and the SPR *ptl*, respectively. The latter is stored in the PCB corresponding to the guest  $g_{id}$ .

- $c_5$ : memory of the  $c_{MX}$  and  $c_{ASM}$  machines are the same in:
  - the address space not intersecting with the memory address space of a given guest g<sub>id</sub>:

 $a \notin [GMO(g_{id}, c_{MX}), ..., GMO(g_{id}, c_{MX}) + PA(\texttt{MAX\_PPX} + 1)) \\ \longrightarrow c_{MX}.\mathcal{M}(a) = c_{ASM}.m(a)$ 

- the address space where the guest page table of a given guest  $g_{id}$  resides:

 $a \in [PCB(g_{id}, c_{MX}).spr[pto], ..., PCB(g_{id}, c_{MX}).spr[pto] + PA(PCB(g_{id}, c_{MX}).spr[ptl])] \longrightarrow c_{MX}.\mathcal{M}(a) = c_{ASM}.m(a)$ 

The conditions  $c_1$ ,  $c_2$ ,  $c_3$ ,  $c_4$  and  $c_5$  form the guest implementation invariants defined as follows:

| Guest Execution          |
|--------------------------|
| mplementation Invariants |
|                          |
|                          |

 $guest-inv(g_{id}, c_{MX}, c_{ASM})$ 

### 6.3.4 Putting Implementation Invariants Together

We gather all implementation invariants that must hold during guest steps in the predicate  $impl-inv_{user}$ . So during the guest steps the following must hold: code invariant, page table(address manager) invariants, and guest execution invariants.

 $\frac{code-inv?(inf o_{MX}, code_{boot}, c_{ASM})}{pt-inv(c_{MX}, c_{ASM}, ng)}$  $\frac{guest-inv(c_{HV}.cg, c_{MX}, c_{ASM})}{impl-inv_{user}(c_{HV}, c_{MX}, inf o_{MX}, code_{boot}, c_{ASM}, ng)}$ 

 DEFINITION 6.18 Guest Execution Invariants

The predicate *impl-inv*<sub>hv</sub> contains all implementation invariants that must hold during the BHV execution: code invariant, page table(address manager) invariants, and the *MX* compiler consistency. Where the *MX* compiler consistency must hold if the active context of a given *MX* machine is of  $\mu_{ASM}$  type or if the active context of a given

*MX* machine is of *C-IL* type and the current statement to be executed by the *MX* machine is an IO point.

DEFINITION 6.19 ► BHV Execution Invariants

 $code-inv?(info_{MX}.code, info_{MX}.code_{ba}, code_{boot}, c_{ASM})$   $pt-inv(c_{MX}, c_{ASM}, ng)$   $c_{MX}.ac \in context_{\mu_{ASM}} \longrightarrow consis_{MX}(c_{MX}, info_{MX}, c_{ASM})$   $c_{MX}.ac \in context_{C-IL} \land info_{MX}.iop(c_{MX}.f_{top}, c_{MX}.loc_{top}) \longrightarrow consis_{MX}(c_{MX}, info_{MX}, c_{ASM})$ 

 $impl-inv_{hv}(c_{HV}, c_{MX}, info_{MX}, code_{boot}, c_{ASM}, ng)$ 

We collect all implementation invariants that must hold during guest and hypervisor steps in the predicate *impl-inv*? defined as:

DEFINITION 6.20 ► Implementation Invariants

 $user?(c_{ASM}.spr[mode]) \longrightarrow impl-inv_{user}(c_{HV}, c_{MX}, c_{ASM}, c_{HV}.cg)$ system?(c\_{ASM}.spr[mode])  $\longrightarrow impl-inv_{hv}(c_{HV}, c_{MX}, c_{ASM})$ 

 $impl-inv?(c_{HV}, c_{MX}, info_{MX}, code_{boot}, c_{ASM}, ng)$ 

### 6.3.5 Correctness Theorem

THEOREM 6.21 
BHV Correcttess

Let  $\pi$  be a *MX* program representing a given BHV program,  $c_{ASM}^0$  be the initial state of a host and  $c_{HV}^0 = c_{HV}^{init}$  be the initial state of a BHV machine. Then for any sequence of the BHV machine  $c_{HV}^0, c_{HV}^1, \ldots$ , there exists a host machine sequence:  $c_{ASM}^0, c_{ASM}^1, \ldots$  and a mixed machine sequence  $c_{MX}^0, c_{MX}^1, \ldots$  that does not get stuck and does not produce a stack overflow. Moreover, for any number steps *i* of the BHV machine there exists a corresponding mixed machine state  $c_{MX}^{s(i)}$  and a host machine state  $c_{ASM}^{t(i)}$ , such that the  $\mathcal{B}$  relation and the implementation invariants hold. However, the  $\mathcal{B}$  relation and the implementation invariants holds if the following preconditions on the BHV program  $\pi$ , the mixed machine  $c_{MX}$ , and the host machine  $c_{ASM}$  hold:

 the μ<sub>ASM</sub> procedure "\_main" is declared in the BHV program π and it resides at the program base address info<sub>MX</sub>.code<sub>ba</sub> in memory. Formally,

 $info_{MX}.code_{ba} = info_{MX}.fun_{ba}("\_main")$ 

• the BHV handler *C-IL* function "*hv\_disptach*" is declared as external in the  $\mu_{ASM}$  procedure table and as non-external in the *C-IL* function table of the program  $\pi$ . Formally,

 $\pi.\pi_{\mu_{\text{ASM}}}("hv\_disptach").body =$  extern

and

 $\pi.\pi_{C-IL}.\mathcal{F}("hv\_disptach").\mathcal{P} \neq extern$ 

• the number of input parameters to the BHV handler is 2 and they are of integer types. Since parameters passed at external calls in the *MX* semantics can only be of integer types we do not state the second condition.

$$\pi.\pi_{C-IL}.npar = 2$$

• The following constraints are put on the BHV parameters:

$$\begin{split} & \text{NG} \leq 8 \\ & \wedge \quad \text{DS\_START} + \text{DS\_SIZE} < 2^{32} - 1 \\ & 2 \wedge \quad \text{DS\_SIZE} \geq size_{\theta}(\text{hv\_t}) + 4096 + 4096 + \\ & \text{NG} \cdot (size_{\theta}(\texttt{guest\_t}) + \\ & \quad ((\text{MAX\_PPX} + 1) \cdot 4 + 4096 + (\text{MAX\_VPX} + 1) \cdot 4 + \\ & \quad 4096 + (\text{MAX\_PPX} + 1) \cdot \text{PAGE\_SIZE} \cdot 4 + 4096)) \end{split}$$

Note the data segment must be big enough to contain the BHV data structures as well as the stack for the BHV program (cf. Fig. 6.1).

• a boot code *code*<sub>boot</sub> ∈ *Instr*<sup>\*</sup> must be residing in the first memory page of the host machine *c*<sub>ASM</sub>.

 $\forall i < |code_{boot}|$ . int-to-instr $(c_{ASM}.m_{word}(i \cdot 4)) = code_{boot}[i]$ 

Here we do not present how the boot code is exactly implemented but we describe how it must be implemented for the proof.

Formally, this theorem is stated as follows:

$$\exists info_{MX}. \forall (c_{ASM}^{i})_{i}, \exists (c_{MX}^{i})_{i}, \exists (c_{HV}^{i})_{i}).$$

$$(\forall i. \quad c_{ASM}^{i+1} = \delta_{ASM}(c_{ASM}^{i})$$

$$\land \quad \pi, \theta \vdash c_{MX}^{i} \rightarrow_{MX} c_{MX}^{i+1}$$

$$\land \quad c_{HV}^{i+1} = \delta_{HV}(c_{HV}^{i}, NG)$$

$$\land \quad \text{the execution of } c_{MX} \text{ does not get stuck}$$

$$\land \quad \text{there is no stack overflow})$$

$$\land \quad \exists s :: \mathbb{N} \mapsto \mathbb{N}. \exists t :: \mathbb{N} \mapsto \mathbb{N}.$$

$$(\forall i. (\mathcal{B}(c_{HV}^{i}, c_{MX}^{s(i)}, c_{ASM}^{t(i)}, NG))$$

$$\land \quad impl-inv?(c_{HV}^{i}, c_{MX}^{s(i)}, info_{MX}, code_{boot}, c_{ASM}^{t(i)}, NG))$$

*Proof*: We split the proof according to various types of steps which can take place in the BHV model: guest and hypervisor steps which are performed in host user- and -system modes, respectively (cf. Fig. 7.5).

We prove the theorem by induction on the number BHV steps *i*:

- Base case (i = 0). The BHV configuration  $c_{HV}^0$  is in the init state (from preconditions to the theorem). The corresponding to the *MX* machine state is at the point when the first guest loaded on the host starts to run on the host.<sup>5</sup> For that, we need to argue about all steps done by the host machine and the mixed machine before this point. The proof of this case will be presented later on.
- Induction step (i → i + 1). There are two possible steps that can take place at (i+1)-th step of the BHV machine: guest step or hypercall. Hypercalls are invoked through trap interrupts during guest steps. Right now, in the BHV model a single hypercall is supported that schedules the next guest to run. To prove the induction step we need to show that the (i+1)-th step made by the

<sup>&</sup>lt;sup>5</sup>the execution of the whole system starts from the beginning after the reset signal happens



Figure 6.2: Guest and BHV Steps

BHV machine is consistent with the *MX* machine and the host after s(i + 1) and t(i + 1) steps, respectively.

### 6.3.6 Reset Case

After the reset signal has occurred the host machine  $c_{ASM}^0$  starts the execution from address 0. We know that the boot code resides in memory starting from address 0. So the host machine starts the execution with the boot code. After executing boot code for the reset case the host jumps into the middle of the first part of the BHV interrupt service routine that sets up the stack pointers. Next the BHV handler is invoked to handle reset interrupt. After handling the reset interrupt the registers of the scheduled guest gets loaded on the host. After all the return from exception instruction is executed by the host machine and the guest loaded before starts its execution. Figures 6.3 and 6.6 depict the aforementioned execution scenario<sup>6</sup>:

- $c_{ASM}^0$  is the host machine state after reset signal, but before execution of any instructions from the boot code,
- $c_{ASM}^1$  is the host machine state after executing the boot code,
- $c_{ASM}^2$  is the host machine state after setting up stack pointers and  $c_{MX}^2$  is a MX machine state that is consistent with the host machine state  $c_{ASM}^2$ .
- $c_{MX}^3$  is the *MX* machine state after passing input parameters to the BHV handler, but before the call.
- $c_{MX}^4$  is the *MX* machine state after the reset interrupt was handled by the BHV handler, and

<sup>&</sup>lt;sup>6</sup>indexed machine states do not correspond to indexed machine states from the theorem



Figure 6.3: Boot + ISR1 (Reset)

•  $c_{ASM}^5$  is the host machine state after loading the scheduled guest on the host and executing the instruction rfe.

From preconditions we know that initially the memory of the host machine look likes as it is depicted in Fig. 6.4a.

### Boot

First instructions of the boot code perform the test on reset interrupt. The test is done by reading the value of the special cause register. In case of reset the boot code stores the compiled BHV code at address PROG\_BASE\_ADR. Also it saves BHV parameters which BHV will use to initialize its data structures. As a result of the boot code execution for the reset case we have: (i) the compiled code of the BHV program  $\pi$  resides at the base address PROG\_BASE\_ADR, (ii) the BHV parameters are encoded in the first word of the data segment in memory (cf. Figure 6.5), (iii) the boot code computes the stack base address and saves it in the second word of the scratch memory (second physical memory page), (iii) the memory region which is reserved for BHV data structures including the stack region do not intersect with the memory region where the compiled BHV code resides. After executing the boot code the host machine gets updated and we denote the state of the update host machine as  $c_{ASM}^1$  and the memory of the update host machine looks like as it is depicted in Fig. 6.4b. Formally, Lemma 6.22 states what was updated in the host machine.

 $system?(c_{ASM}^{1}.spr[mode])$   $code-inv?(info_{MX}, code_{boot}, c_{ASM}^{1})$   $\land \langle c_{ASM}^{1}.m(DS\_START)\rangle_{8} = NG$   $\land \langle c_{ASM}^{1}.m(DS\_START + 1)\rangle_{8} = MAX\_PPX/2^{12}$   $\land \langle c_{ASM}^{1}.m(DS\_START + 2)\rangle_{8} = MAX\_VPX/2^{12}$   $\land \langle c_{ASM}^{1}.m(DS\_START + 3)\rangle_{8} = DS\_SIZE/2^{24}$   $\land \langle c_{ASM}^{1}.m_{word}(4100)\rangle_{32} = DS\_SIZE + DS\_START$   $\land [DS\_START, ..., DS\_START + DS\_SIZE] \cap$   $[info_{MX}.code_{ba}, ..., info_{MX}.code_{ba} + 4 \cdot |info_{MX}.code]) = \emptyset$ 

 LEMMA 6.22
 After Booting Reset Case





Figure 6.5: BHV Parameters Encoded in a Single Word

### **ISR1: Set Up Stack Pointers**

After the boot code performed the initialization it jumps to the compiled BHV program by skipping a few instructions (lines 1-13 in Listing 6.4) which are not relevant for handling reset interrupt. Moreover their execution can destroy the code invariant as these instructions writes to non-existing PCB in memory and we cannot predict what will be updated without providing additional instructions (i.e. extending the implementation with new instructions). Note that PCBs of guests are allocated and initialized after the handling the reset interrupt by the BHV handler that was not called yet.

After jumping to the interrupt service routine we can easily construct the MX machine  $c_{MX}^1$  (without stack) corresponding to (consistent with) the host machine  $c_{ASM}^1$ .

$$\begin{array}{rcl} c_{MX}^{1}.\mathcal{M} &=& c_{ASM}^{1}.m\\ c_{MX}^{1}.ac.gpr &=& c_{ASM}^{1}.gpr\\ c_{MX}^{1}.spr &=& c_{ASM}^{1}.spr\\ c_{MX}^{1}.stack &=& ("-main", 39),\\ c_{MX}^{1}.sc &=& [] \end{array}$$

The procedure name and location counter of no-stack of the newly constructed *MX* machine is the  $\mu_{ASM}$  procedure "*main*" of the BHV program  $\pi$  and 39, respectively. The implementation of the  $\mu_{ASM}$  procedure "*main*" is listed in Listing 6.4. The

location 39 in this procedure corresponds to the instruction at line 15 in Listing 6.4.7

Before we can proceed further we need to show that the *MX* configuration  $c_{MX}^1$  and the host machine  $c_{ASM}^1$  are consistent, i.e.  $consis_{MX}(c_{MX}^1, info_{MX}, c_{ASM}^1)$  holds. We go through all sub-consistencies of the *MX* consistency and show them:

- The program counter consistency follows from the assumption over the static info  $info_{MX}$ , the construction of the *MX* configuration  $c_{MX}^1$  and the content of the program counters of the host machine  $c_{ASM}^1$ .
- The return address consistency holds by the construction of the *MX* configuration  $c_{MX}^2$  (as the stack is not set up in the configuration  $c_{MX}^1$ ).
- The register consistency: By the construction of the *MX* configuration  $c_{MX}^1$  all GPRs and SPRs of the *MX* configuration  $c_{MX}^1$  and of the host machine  $c_{ASM}^1$  are the same. Thus this consistency holds, too.
- The code consistency follows from the code invariant (lemma 6.22).
- The stack consistency holds as the stack is not set up in the configuration  $c_{MX}^1$ .
- The memory consistency holds as memories of  $c_{MX}^1$  and  $c_{ASM}^1$  are identical (by the construction of  $c_{MX}^1$ ).

After jumping from the boot code to the interrupt service routine and constructing the *MX* machine the following lemma must hold:

 $\begin{array}{l} consis_{MX}(c_{MX}^{1}, info_{MX}, c_{ASM}^{1}) \\ \wedge \quad \neg is\_stack(c_{MX}^{1}) \\ \wedge \quad lemma \ 6.22 \ for \ c_{ASM}^{1} \end{array}$ 

So after executing the code (lines 16-23 in Listing 6.4) that sets up stack pointer registers of the MX machine and frame header in memory of this machine the following lemma must hold

 $\begin{array}{l} c_{ASM}^2.gpr[bp] = \text{DS\_START} + \text{DS\_SIZE} \\ \land \quad c_{ASM}^2.gpr[sp] = \text{DS\_START} + \text{DS\_SIZE} \\ \land \quad consis_{MX}(c_{MX}^2, info_{MX}, c_{ASM}^2) \\ \land \quad is\_stack(c_{MX}^2) \\ \land \quad lemma \ 6.22 \ for \ c_{ASM}^2 \end{array}$ 

# LEMMA 6.23 Constructed MX Machine

 LEMMA 6.24
 After Setting Up Stack Pointers

### **ISR1:** Pass Parameters

Further we continue the execution of instructions in lines 26-27 in Listing 6.4. These instructions save the cause and exception data registers in the input registers  $i_0$  and  $i_1$ , respectively, of the *MX* machine and we get an update machine  $c_{MX}^3$ . Here we followed the rule *CCL*.1 before calling a function that will be handling the reset interrupt. After passing parameters the lemma 6.25 must hold.

 $\begin{array}{l} c_{MX}^3.ac.gpr[i_1] = c_{MX}^2.spr[eca] \\ \wedge \quad c_{MX}^3.ac.gpr[i_0] = c_{MX}^2.spr[edata] \\ \wedge \quad lemma \ 6.24 \ for \ c_{MX}^3 \ and \ c_{ASM}^3 \end{array}$ 

<sup>7</sup>There are 27 instructions which are represented as dots at line 8 in Listing 6.4.

 LEMMA 6.25 Input Parameters Are Passed



Figure 6.6: ISR2

### **ISR1: Call BHV Handler**

The next instruction to be executed (line 29 in Listing 6.4) by  $c_{MX}^3$  is a call instruction. The external *C-IL* function  $hv\_dispatch$  gets called from the  $\mu_{ASM}$  context of the *MX* machine  $c_{MX}^3$ . In order to perform such a call to the function it is enough to have this function declared as external in the  $\mu_{ASM}$  procedure table and non-external in the *C-IL* function table of the BHV program  $\pi$ . At this place we can see what we gain from having the *MX* semantics: no additional argumentions and proves are required to perform this external call. During the execution of the called function  $hv\_dispatch$  the host is still operating in system mode, the code invariant holds, and the *MX* consistency holds at IO points.

### **ISR2:** After Handling the Reset Interrupt

After handling the reset interrupt by the BHV handler the following is done: (i) the BHV data structures are allocated, (ii) guest data structures including PCBs, host PTEs and shadow PTEs are initialized, (iii) the first guest is scheduled to run on the host. Lemma 6.26 states what must hold after returning from the BHV handler.

LEMMA 6.26 ► After Handling Reset by BHV C Function  $system?(c_{ASM}^{4}.spr[mode])$   $\land code-inv?(info_{MX}, code_{boot}, c_{ASM}^{4})$   $\land consis_{MX}(c_{MX}^{4}, info_{MX}, c_{ASM}^{4})$   $\land \mathcal{B}(c_{HV}^{init}.gs, c_{MX}^{4}, c_{ASM}^{4}, NG)$   $\land pt-inv(c_{MX}^{4}, c_{ASM}^{4}, NG)$   $\land conditions c_{1}, c_{2} and c_{5} of guest-inv(c_{HV}^{init}.cg, c_{MX}^{4}, c_{ASM}^{4})$   $\land is\_stack(c_{MX}^{4})$   $\land |c_{MX}^{4}.ac.s| = 1$   $\land c_{MX}^{4}.ac.s[0].lifo = []$ 

#### ISR2: Load Guest and RFE (Common to Reset and Non-Reset)

Next, a guest, scheduled to be run on the host, gets loaded on the host, i.e. the guest context from the corresponding PCB gets restored on the host machine. It is performed by instructions in lines 31-59 in Listing 6.4. After loading the guest context from the corresponding PCB residing in memory of the *MX* machine  $c_{MX}^4$  on the host the stack pointers of the host machine gets overwritten, i.e. the stack of the *MX* machine gets destroyed. But it does not prevent to continue the execution in the  $\mu_{ASM}$  semantics since the stack of the *MX* machine was empty before the stack pointers were overwritten (by Lemma 6.26 and the  $\mu_{ASM}$  semantics).

The next instruction to be executed by the host is a return from exception instruction that switches the host execution mode to user and restores exception registers to normal ones. From [AHPP10] we know that  $c_{\rm HV}^{init}.cg = 0$ . After restoring the guest on the host and performing the return from the exception (cf. Figure 6.6) Lemma 6.27 must hold.





The reset case was completely considered from the reset signal until the scheduled guest starts to run on the host. At this point the proof of the BHV program for the reset case is completed and with that we have proven the base case of the theorem.

### 6.3.7 Induction Step

The lemma stated below is the statement that we need to prove for the induction step of the main theorem.

$$\mathcal{B}(c_{\rm HV}^{i+1}), c_{MX}^{s(i+1)}, c_{ASM}^{t(i+1)}, \text{NG})$$
  

$$\land impl-inv?(c_{\rm HV}^{i+1}, c_{MX}^{s(i+1)}, info_{MX}, code_{boot}, c_{ASM}^{t(i+1)}, \text{NG}))$$

We conclude this statement from the main theorem holding for *i* and all preconditions to the main theorem. Here we make case distinctions on what will be executed by the active guest  $c_{HV}^i$ .cg of the BHV machine state  $c_{HV}^i$ :

- it invokes a hypercall. This case is indicated by the followings:
  - the active guest runs in system mode:

*system*?(*c*<sub>HV</sub>.*gs*(*c*<sub>HV</sub>.*cg*).*spr*[*mode*])

the instruction to be executed by the guest c<sup>i</sup><sub>HV</sub>.gs(c<sup>i</sup><sub>HV</sub>.cg) is a trap instruction.

In this case we need to show that the BHV implementation saves the context of the currently running guest  $c_{\text{HV}}^i.cg$  and schedules the next guest to run ( $c_{\text{HV}}^{i+1} = c_{\text{HV}}^i.cg + 1 \text{ mod NG}$ ). The detailed proof for this case will be presented later on.

 LEMMA 6.28
 Statement for Induction Step (Without Preconditions) 109



Figure 6.7: Boot + ISR1 (Non Reset)

- it executes an instruction (that is not a hypercall). Since the guest step emulation is not visible in the BHV model, but it is visible in the BHV implementation. We consider the effect of the instruction execution on the host machine  $c_{ASM}^{t(i)}$ . The host machine  $c_{ASM}^{t(i)}$  will be executing the same instruction as the active guest of the BHV machine  $c_{HV}^{i}$  (by the induction hypothesis). If the execution of this instruction by  $c_{ASM}^{t(i)}$  does not cause any interrupt, then we can easily conclude that Lemma 6.28 holds with s(i + 1) = s(i) and t(i + 1) = t(i) + 1 from the following:
  - Any try to change SPRs of the host will result into an interrupt as the host machine  $c_{ASM}^{t(i)}$  operates in user mode (by the BHV implementation and the VAMP assembly semantics).
  - The data structures of the BHV implementation, the compiled code of the BHV program  $\pi$  with the boot code residing in memory cannot be corrupted as the guest running on the host works in its own memory space. That is, it is shown by the address manager invariants.
  - The HPTEs and SPTEs are protected with the corresponding bit for each valid PTE. Thus, any try to change them causes a page-fault.

If the execution of the instruction by the host machine  $c_{ASM}^{t(i)}$  causes an interrupt, then we need to show that the BHV implementation correctly emulates (or injects) the caused interrupt so that Lemma 6.28 holds.

In the following we present the proof for the case when the execution of the instruction causes an interrupt. Here we also treat the case with a hypercall as the only way to invoke a hypercall is possible with the execution of a trap instruction which causes a trap interrupt. Recall the VAMP assembly semantics from Chapter 2 that JISR is performed when an interrupt happens.

### JISR

After an interrupt occurred the host machine performs JISR and we denote the new host state by  $c_{ASM}^0$  (cf. Figure 6.7). The host starts to operate in system mode, before

it was operating in user mode. Since we have proven the correctness of the BHV program for the reset case we assume here that the happened interrupt is not a reset interrupt. After JISR we have almost the same invariants as in guest steps, except for the  $\mathcal{B}$ -relation and the host execution mode. In case of a non-continue interrupt the exception program counters of host machine point to the instruction caused this interrupt. In this case we still have  $\mathcal{B}$ -relation holding with undone effect of JISR on the host machine.

That is,

$$\mathcal{B}(c_{\rm HV}^0.gs[c_{\rm HV}^0.cg := jisr^{-1}(c_{\rm HV}^0.gs(c_{\rm HV}^0.cg))], c_{MX}^0, jisr^{-1}(c_{ASM}^0), NG)$$

where the function  $jisr^{-1}$  is undoing the effect of JISR over a given VAMP assembly configuration *c*:

$$jisr^{-1}(c) \stackrel{\text{def}}{=} c \begin{bmatrix} pc := c.spr[epc], \\ dpc := c.spr[edpc], \\ spr := \begin{bmatrix} mode := c.spr[emode], \\ sr := c.spr[esr] \end{bmatrix} \end{bmatrix}$$

In case of a continue interrupt after performing JISR the exception program counters of the host machine point to an instruction following the instruction caused this interrupt. Formally,

$$\mathcal{B}(c_{\mathrm{HV}}^0.gs[c_{\mathrm{HV}}^0.cg := g'], c_{MX}^0, jisr^{-1}(c_{ASM}^0), \mathrm{NG})$$

where g' is the active guest with the increased program counters after the effect JISR was undone. We define g' with  $g = jisr^{-1}(c_{HV}^0.gs(c_{HV}^0.cg))$  as

$$g' = g \begin{bmatrix} dpc & := g.pc, \\ pc & := g.pc + 4 \end{bmatrix}$$

After JISR was performed by the host Lemma 6.29 must hold:

$$system?(c_{ASM}^{0}.spr[mode])$$

$$\land code-inv?(inf o_{MX}, code_{boot}, c_{ASM}^{0})$$

$$\land non-continute interrupt \longrightarrow$$

$$\mathcal{B}(c_{HV}^{0}.gs[c_{HV}^{0}.cg := jisr^{-1}(c_{HV}^{0}.gs(c_{HV}^{0}.cg))], c_{MX}^{0}, jisr^{-1}(c_{ASM}^{0}), \text{NG})$$

$$\land continue interrupt \longrightarrow$$

$$\mathcal{B}(c_{HV}^{0}.gs[c_{HV}^{0}.cg := g'], c_{MX}^{0}, jisr^{-1}(c_{ASM}^{0}), \text{NG})$$

$$\land pt\text{-}inv(c_{MX}, c_{ASM}^{0})$$

$$\land guest\text{-}inv(c_{HV}.cg, c_{MX}^{0}, c_{ASM}^{0})$$

### Boot

Next, the boot code performs the check on reset interrupt as it was done in the reset case. Since it is assumed that a non-reset interrupt happened the boot code jumps to the beginning of the interrupt service routine of the BHV program. The host machine  $c_{ASM}^1$  corresponds to point at which the boot code was executed for the non-reset case (cf. Figure 6.3). Lemma 6.30 states what must hold after executing the boot code for a non-reset interrupt.

*lemma 6.29 for* 
$$c_{ASM}^1$$

 LEMMA 6.30
 After Booting Non-Reset Interrupt

 LEMMA 6.29 After JISR

#### ISR1: Save Guest and Set Up Stack Pointers

After jumping to the interrupt service routine of the BHV program we construct the MX machine corresponding to the host machine state  $c_{MX}^1$ .

The execution of the MX machine proceeds with instructions from Listing 6.4 (lines 1-14). These instructions save the guest context from the host machine into the PCB corresponding to the active guest so that we do not change any other guests' PCB as well as the other components of the BHV components. Thus, the address manager invariants are not destroyed because HPTEs and SPTEs of all guests are not changed.

The next instructions to be executed set up the stack pointers. So after saving the guest context in the corresponding PCB in memory and setting up the stack pointers (cf. Figure 6.3) the following lemma must hold

LEMMA 6.31 ► Save Guests and Set Up Stack Pointers

 $system?(c_{ASM}^2.spr[mode])$ 

- $\wedge \quad code-inv?(info_{MX}, code_{boot}, c^2_{ASM}) \\ \wedge \quad consis_{MX}(c^2_{MX}, info_{MX}, c^2_{ASM})$
- $\land$  non-continute interrupt –
- $\begin{array}{l} \mathcal{B}(c_{\text{HV}}^{0}.gs[c_{\text{HV}}^{0}.cg := jisr^{-1}(c_{\text{HV}}^{0}.gs(c_{\text{HV}}^{0}.cg))], c_{MX}^{2}, c_{ASM}^{2}, \text{NG}) \\ \wedge \quad continue \ interrupt \longrightarrow \mathcal{B}(c_{\text{HV}}^{0}.gs[c_{\text{HV}}^{0}.cg := g'], c_{MX}^{2}, c_{ASM}^{2}, \text{NG}) \\ \wedge \quad pt \text{-}inv(c_{MX}^{2}, c_{ASM}^{2}, \text{NG}) \\ \wedge \quad guest \text{-}inv(c_{\text{HV}}.cg, c_{MX}^{2}, c_{ASM}^{2}) \end{array}$

### **ISR1: Pass Parameters and Call BHV Handler**

The next step to be performed is to pass exception data and cause registers in the corresponding input registers and only then the BHV handler is called. We have already seen these steps when we have treated the reset case.

### **ISR2:** After Handling Non-Reset Interrupt

After handling a non-reset interrupt by the BHV handler the following lemma must hold

LEMMA 6.32 ► After Handling Interrupt by BHV C Function

```
system?(c_{ASM}^{3}.spr[mode]) \\ \land \quad code-inv?(info_{MX}, code_{boot}, c_{ASM}^{3}) \\ \land \quad consis_{MX}(c_{MX}^{3}, info_{MX}, c_{ASM}^{3}) \\ \land \quad \mathcal{B}(c_{HV}^{init}.gs, c_{MX}^{3}, c_{ASM}^{3}, NG) \\ \land \quad pt-inv(c_{MX}^{3}, c_{ASM}^{3}, NG) \end{cases}
```

### **ISR2: Restore Guest and RFE**

We have already treated instructions that restores the guest context on the host in the proof of the base case of the theorem.

СНАРТЕК

## **Assembly Verification Approach**

S.Schmaltz and me initially started to work on the soundness of an assembly verification approach like presented in [MMS08] two years ago. By this time there were no semantics for languages like  $\mu_{ASM}$  and *MX* and there was not so much progress done on this topic except for ideas that motivated S.Schmaltz and me to invent the aforementioned semantics. The rest of this chapter is considered as a contribution to the thesis.

Here we present our translation-based approach for verifying programs, written in a low-level C programming language (like *C-IL*) and high-level assembly (like  $\mu_{ASM}$ ), with a general purpose C verifier (like VCC<sup>1</sup>). Using this approach we can verify  $\mu_{ASM}$ code portions together with C code portions using VCC, where C functions call  $\mu_{ASM}$ procedures and vice versa. This approach is not about how to verify C code, but it is about how to create an environment in which the correctness of the  $\mu_{ASM}$  assembly portions can be shown and then can be used to show the correctness of a complete mixed program without any additional effort.

During the work on this topic two meaningful approaches were pointed out to verify  $\mu_{ASM}$  portions of mixed programs. The first approach based on a hardware simulator implemented in C. This simulator should completely correspond to the hardware we want to operate on. Note that the hardware simulator uses the same C memory as the C portions of mixed programs. The assembly verification itself concludes in the execution of the hardware simulator (golden model) implemented in C running over the assembly code located in C memory. That is, no translation of assembly instructions to C statements is required. The advantage of this approach is the verification of self-modifying code. But the disadvantage is that the assembly verification becomes less transparent to a verification engineer. Definitely, such a disadvantage destroys what a verification engineer really wants to have, namely the verification transparency for searching bugs and stating top level correctness statements.

The second approach, called *simulation approach*, is based on the translation of

 $<sup>^{1}\</sup>text{VCC}$  is an automatic verifier for low-level and concurrent C with contracts developed at Microsoft [Cor08]

(macro) assembly instructions into C statements which must simulate these instructions. The simulating statements operate on registers modeled in a so-called *hybrid memory*<sup>2</sup>. Note that the simulating statements operate on the hybrid memory as well as on the C memory. This approach was pioneered by Maus in [Mau11], but he didn't mention the hybrid memory which is one of important aspects to show the soundness of this approach. The advantage of this approach is easy understanding and verification of translated assembly code. A complicated soundness argument on this verification approach can be considered as disadvantage in general. Maus didn't provide any formal specification of this approach and therefore no correctness proof was done.

We used the simulation approach to verify assembly and macro-assembly portions of the simple hypervisor examined in Chapter 6. To justify the correctness of this approach we first specify how we translate a *MX* program to a *C-IL* program. Then the step-by-step simulation theorem is stated between *MX* programs and translated programs with a sketch of this theorem's proof.

## 7.1 Translating MX Programs To C-IL

Here we specify the translation of *MX* programs to *C-IL* programs which we will refer to as translated programs in the rest of this chapter. As a result of this translation any C verifier can be applied to verify these translated programs.

To have semantically equivalent MX and translated programs we need to model all registers and stack frame components that can be accessed during the execution of MX programs on MX machines. For that purpose we add a few global variables to translated *C-IL* programs. These global variables are allocated in a memory region that cannot be accessed by MX programs. Namely, this memory region must not be accessed by any instructions(statements) of MX programs. To guarantee this we assume that the working memory address space of MX programs is  $[0, ..., 2^{32})$  and the newly added global variables to translated programs are allocated in memory within the high memory address space (for instance it can be the region  $[2^{32}, ..., 2^{33})$ ). We call these global variables *hybrid global variables* and the memory where these hybrid global variables are allocated *hybrid memory*.

### 7.1.1 Modeling Registers and Stack Frame Components

As it was already mentioned we model registers and components of abstract  $\mu_{ASM}$  stack frames of a *MX* configuration with global hybrid variables in translated programs. Obviously, there is no need to model components of *C-IL* stack frames in the translated programs.

We model GPRs and SPRs of a *MX* machine in a straightforward way by two hybrid global arrays  $gpr_{hyb}$  and  $spr_{hyb}$  of size 32, respectively, whose elements are of *C-IL* type **i**32.

We model components of  $\mu_{ASM}$  stack frames in the following way: there are three components *lifo*, *pars* and *saved* of abstract  $\mu_{ASM}$  stack frames that we need to model in the translated programs. The other components like the location counter and the procedure name are modeled by the *C-IL* semantics itself. Each of three  $\mu_{ASM}$  stack

 $<sup>^{2}</sup>$ The notion of a *hybrid* memory was introduced in the Verisoft XT project. This memory is used to model some components like processor registers and stack which are not visible in a pure C code. It is a counterpart to XCalls introduced in the Verisoft project.



MX machine abstract stack



frame components that is needed to be modeled in the translated programs is represented by a pair of hybrid global variables representing a fixed size array and a counter containing the number of "meaningful" elements in this array.

- The component *lifo* is modeled by hybrid global variables *lifo*<sub>hyb</sub> and *cnt*<sub>lifo</sub>.
- The component *pars* is modeled by hybrid global variables *pars*<sub>hyb</sub> and *cnt*<sub>pars</sub>.
- The component *saved* is modeled by hybrid global variables *saved*<sub>hyb</sub> and *cnt*<sub>saved</sub>.

Figure 7.1 depicts an example of the abstract call stack of an *MX* machine and the content of these hybrid global variables. Note that the abstract call stack depicted in this figure grows from bottom to top as well as the components of  $\mu_{ASM}$  stack frames.

### 7.1.2 Translation Function

Here we define the function

 $\tau_{MX2IL} :: Prog_{MX} \mapsto Prog_{IL}$ 

that (i) first translates the implementation of all defined  $\mu_{ASM}$  procedures in the  $\mu_{ASM}$  procedure table  $\pi.\pi_{\mu_{ASM}}$  of a given mixed program  $\pi$  into the corresponding (and hope-fully) equivalent *C-IL* implementations, (ii) updates the bodies of the corresponding *C-IL* functions from the *C-IL* function  $\pi.\pi_{C-IL}$  table with these new translated implementations, (iii) adds hybrid global variables discussed in the previous section to the

declaration list of global variables in the *C-IL* program  $\pi.\pi_{C-IL}$ , and (iv) returns the updated *C-IL* program.

We first compute a new *C-IL* function table  $\mathcal{F}'$  which contains the translated  $\mu_{ASM}$  procedures and the original *C-IL* functions from a given *MX* program  $\pi$ .

$$\mathcal{F}'(f) = \begin{cases} F & \text{if } \pi.\pi_{\mu_{\text{ASM}}}(f).body \neq \text{extern} \\ \pi.\pi_{C-IL}.\mathcal{F}(f) & \text{otherwise} \end{cases}$$

where *F* is a new *C-IL* function declaration obtained by the translation of a  $\mu_{ASM}$  procedure *f* entity in the following way:

$$F = \begin{bmatrix} rettype & := & \mathbf{void}, \\ npar & := & n, \\ \mathcal{V} & := & \overbrace{(p_{n-1}, \mathbf{i}32) \circ \ldots \circ (p_0, \mathbf{i}32),}^n \\ \mathcal{P} & := & \tau_{\mu asm2c}(\pi.\pi_{\mu_{\mathrm{ASM}}}(f).body, f, \pi.\pi_{\mu_{\mathrm{ASM}}})) \end{bmatrix}$$

where  $n = \pi_{\mu_{ASM}}(f).npar$  is the number of input parameters to a  $\mu_{ASM}$  procedure f and  $\tau_{\mu asm2c}(il, f, \pi)$  is a function that translates a given list of  $\mu_{ASM}$  instructions *il* that represents the body of a given  $\mu_{ASM}$  procedure f from a given  $\mu_{ASM}$  procedure table  $\pi$  to its *C-IL* equivalent representation. We will define this function in the next section.

The translation function  $\tau_{MX2IL}$  is defined as follows:

$$\tau_{MX2IL}(\pi) \stackrel{\text{def}}{=} \pi.\pi_{C-IL} \begin{bmatrix} \mathcal{V}_G := vars_{hybrid} \circ \pi.\pi_{C-IL}.\mathcal{V}_G \\ \mathcal{F} := \mathcal{F}' \end{bmatrix}$$

where a list *vars*<sub>hybrid</sub> of *C-IL* variable declarations contains the declaration of all hybrid global variables modeling  $\mu_{ASM}$  stack components in *C-IL*:

$$wars_{hybrid} = (gpr_{hyb}, array(i32, 32)) \circ (spr_{hyb}, array(i32, 32)) \circ (cnt_{lifo}, u32) \circ (cnt_{pars}, u32) \circ (cnt_{saved}, u32) \circ (lif o_{hyb}, array(i32, LIF0_SIZE)) \circ (pars_{hyb}, array(i32, PARS_SIZE)) \circ (saved_{hyb}, array(i32, SAVED_SIZE))$$

Note that the constants LIFO\_SIZE, PARS\_SIZE, SAVED\_SIZE are parameters in our approach and they represent the maximum size of the corresponding hybrid array. These constants must be big enough to avoid a so-called buffer overflow that can happen at an array access. We will return to this issue in Section 7.2 where we will state the translation correctness.

The counters *cnt*<sub>lifo</sub>, *cnt*<sub>pars</sub> and *cnt*<sub>saved</sub> must be initialized with zeros before a *C-IL* machine will start to run a translated program.

### 7.1.3 Translating $\mu_{\text{ASM}}$ Procedure Bodies To *C-IL*

Here we define the recursive function

1

$$\mathcal{F}_{\mu asm2c} :: \mathbb{S}^*_{\mu_{ASM}} \times P_{name} \times Prog_{\mu_{ASM}} \to \mathbb{S}^*$$

which was already introduced in Section 7.1.2. This function produces a list of *C-IL* statements that must simulate a given list of  $\mu_{ASM}$  instructions. Also, this function takes a procedure name and a  $\mu_{ASM}$  procedure table as input.

This recursive function starts the translation from the last instruction<sup>3</sup> from a given list of  $\mu_{ASM}$  instructions *il* and then makes recursion on the tail of the list *il*. A  $\mu_{ASM}$ 

<sup>&</sup>lt;sup>3</sup>Recall that  $\mathbf{hd}(il) = il[|il| - 1]$ 

instruction is translated into a list of *C-IL* statements by means of the function  $\tau_{\mu asmi2c}$ . When all instructions from the list *il* were translated this function adds the prologue returned by the function  $prologue(f, \pi)$ . We define the functions  $\tau_{\mu asmi2c}$  in the next section. So that, the function  $\tau_{\mu asm2c}$  is defined in the following way:

$$\tau_{\mu asm2c}(il, f, \pi) \stackrel{\text{def}}{=} \begin{cases} \tau_{\mu asm2c}(\mathbf{hd}(il), f, \pi) \circ \tau_{\mu asm2c}(\mathbf{tl}(il), f, \pi) & \text{if } il \neq []\\ prologue(f, \pi) & \text{otherwise} \end{cases}$$

### Translating a $\mu_{ASM}$ Instruction To C-IL Statements

A single  $\mu_{ASM}$  instruction is translated into either a single *C-IL* statement or many *C-IL* statements which we call *simulating statements*. The simulating statements perform accesses to: (1) registers modeled by hybrid global arrays  $gpr_{hyb}$  and  $spr_{hyb}$ , (2) memory, and (3) stack components modeled by hybrid global arrays  $lifo_{hyb}$ ,  $pars_{hyb}$ , and  $saved_{hyb}$  and counters  $cnt_{lifo}$ ,  $cnt_{pars}$  and  $cnt_{saved}$ .

The translation of a single  $\mu_{\text{ASM}}$  instruction is performed by the following function

 $\tau_{\mu asmi2c} :: \mathbb{S}_{\mu_{\rm ASM}} \times P_{name} \times Prog_{\mu_{\rm ASM}} \to \mathbb{S}^*.$ 

This function takes a  $\mu_{ASM}$  instruction, a  $\mu_{ASM}$  procedure name and a  $\mu_{ASM}$  procedure table as input and produces a list of *C-IL* statements whose execution must simulate the execution of this  $\mu_{ASM}$  instruction. We will talk about the equivalent execution of a  $\mu_{ASM}$  instruction and simulating *C-IL* statements in Section 7.2.

In the following we define the function  $\tau_{\mu a smi2c}$  by case split on  $\mu_{ASM}$  instructions: (i) VAMP assembly instructions modeled in  $\mu_{ASM}$ , (ii) goto instructions, (iii) push and pop instructions, (iv) load and store parameter instructions, and (v) a call to a procedure instruction, and (vi) a return from a call instruction. Note that the translation of each instruction must obey the semantics defined in Chapters 3 and 5.

**VAMP Assembly Instructions** We define the function  $\tau_{\mu asmi2c}$  for two VAMP assembly instructions like add  $rd rs_1 rs_2$  and sw  $rd rs_1 imm$ . The rest of VAMP assembly instructions modeled in  $\mu_{ASM}$  can also be easily translated into the corresponding *C-IL* statements. Therefore, we omit their translations.

In Chapter 3 we defined the semantics when VAMP assembly instructions try to change the content of one of GPRs bp and sp (cf. Table 3.1). In this case the stack of a  $\mu_{ASM}$  machine is either created or destroyed. We model this effect by setting the content of all hybrid counters to zeros and translating in translated programs.

The VAMP assembly instruction add  $rd rs_1 rs_2$  gets translated into a single *C-IL* statement that reads values stored at positions  $rs_1$  and  $rs_2$  in the hybrid array  $gpr_{hyb}$ , sums up these read values, and updates the hybrid array  $gpr_{hyb}$  at position rd with this computed sum. Here it is assumed that the destination register is neither GPR bp nor GPR sp.

 $\tau_{\mu asmi2c}(\text{add } rd \ rs_1 \ rs_2, p, \pi) = \left[ gpr_{hyb}[rd] = gpr_{hyb}[rs_1] + gpr_{hyb}[rs_2] \right]$ 

If an instruction is going to change the content of one of GPRs bp and sp, then the sequence of the simulating *C-IL* statements obtained by the translation of this VAMP assembly instruction is extended with three *C-IL* statements setting hybrid counters to zeros. For example, If the destination register of a VAMP assembly addition instruction is either GPR bp or GPR sp, then this instruction will be translated to the following sequence of *C-IL* statements:



Figure 7.2: Simulating Push in C-IL

Listing 7.1: C-IL Statements simulating a VAMP assembly instruction updating a stack register

 $gpr_{hyb}[rd] = gpr_{hyb}[rs_1] + gpr_{hyb}[rs_2]$ 

2  $cnt_{lifo} = 0$ 

3  $cnt_{pars} = 0$ 

4  $cnt_{saved} = 0$ 

The VAMP assembly instruction  $sw rd rs_1 imm$  gets translated into a single *C-IL* statement that updates the memory at address  $gpr_{hyb}[rs_1] + imm$  with the value stored in  $gpr_{hyb}[rd]$ . Here it is assumed that  $rd \notin \{bp, sp\}$ .

$$\tau_{\mu asmi2c}(\mathsf{sw} \ rd \ rs_1 \ imm, p, \pi) = \left[ \ast((\mathsf{ptr}(\mathsf{i}32))(gpr_{hyb}[rs_1] + imm)) = gpr_{hyb}[rd] \right]$$

**Goto Instructions** The  $\mu_{ASM}$  goto instructions are translated to their equivalent *C-IL* statements with translated target locations. The translation of a target location *l* is done by means of the function *Location*<sub>MX2IL</sub>(*l*, *p*,  $\pi$ ) which we will define later.

 $\tau_{\mu asmi2c}(\texttt{goto } l, p, \pi) = \begin{bmatrix} \texttt{goto } Location_{MX2IL}(l, p, \pi) \end{bmatrix}$ 

 $\tau_{\mu asmi2c}(ifnez r \operatorname{goto} l, p, \pi) = \begin{bmatrix} ifnot (gpr_{hyb}[r] == 0) \operatorname{goto} Location_{MX2IL}(l, p, \pi) \end{bmatrix}$ 

**Push and Pop Instructions** The instruction push *r* is translated into two *C-IL* statements. The first *C-IL* statement updates the hybrid array  $lifo_{hyb}$  at the position  $cnt_{lifo}$  and the second *C-IL* statement increments the hybrid lifo counter  $cnt_{lifo}$ . Figure 7.3 depicts the corresponding changes done by these *C-IL* statements and we list these *C-IL* statements below:

 $\tau_{\mu asmi2c}(\text{push } r, p, \pi) =$ 

Listing 7.2: C-IL Statements Simulating the push r instruction

<sup>1</sup>  $lifo_{hyb}[cnt_{lifo}] = gpr_{hyb}[r]$ 



Figure 7.3:  $\mu_{ASM}$  Parameters in *C-IL* 

2  $cnt_{lifo} = cnt_{lifo} + 1$ 

The instruction pop *r* is translated into two *C-IL* statements that remove the last saved element in the hybrid array  $lifo_{hyb}$ , save it in the hybrid array of GPRs  $gpr_{hyb}$  at the position *r*, and decrement the hybrid lifo counter  $cnt_{lifo}$ .

 $\tau_{\mu asmi2c}(\text{pop } r, p, \pi) =$ 

Listing 7.3: C-IL Statements Simulating the pop r instruction

1  $cnt_{lifo} = cnt_{lifo} - 1$ 2  $gpr_{hyb}[r] = lifo_{hyb}[cnt_{lifo}]$ 

**Load and Store Parameter Instructions** The load parameter instruction 1param *r i* is translated into a single *C-IL* statement that updates the hybrid array of GPRs  $gpr_{hyb}$  at the position *r* with the value stored in the hybrid array of parameters  $pars_{hyb}$  at the position corresponding to the *i*-th parameter<sup>4</sup> of a given procedure *p* that is declared in a given  $\mu_{ASM}$  procedure table  $\pi$ . This position of an element to be read in the array is computed as

$$cnt_{pars} - (n+1) + i$$
,

where  $n = \pi_{\mu_{ASM}}(p).npar$  is the number of input parameters to a  $\mu_{ASM}$  procedure p. Note that the hybrid array  $pars_{hyb}$  at the position  $cnt_{pars} - 1$  contains the value of the parameter with the highest index. Thus, the hybrid array  $pars_{hyb}$  at the position  $cnt_{pars} - (n + 1)$  is the parameter with index 0 (cf. Figure 7.3).

 $\tau_{\mu asmi2c}(\operatorname{lparam} r \, i, p, \pi) = \left[ gpr_{hyb}[r] = pars_{hyb}[cnt_{pars} - (n+1) + i] \right]$ 

The store parameter instruction sparam r *i* is translated into a single *C-IL* statement that updates the hybrid array of parameters  $pars_{hyb}$  at the position corresponding to the *i*-th parameter with the value stored in  $gpr_{hyb}[r]$ .

$$\tau_{\mu asmi2c}(\text{sparam } r \ i, p, \pi) = \left[ pars_{hyb}[cnt_{pars} - (n+1) + i] = gpr_{hyb}[r] \right]$$

**Call Instruction** We split the translation of the CALL f instruction into portions. The first portion is present on the caller side, and the second portion, called *prologue*, is present on the callee side. The prologue is added to the beginning of the *C-IL* function

<sup>&</sup>lt;sup>4</sup>Recall that we index parameters from zero, i.e.  $i \in [0, ..., \pi(f).npar - 1]$ 



Figure 7.4: Decreasing the lifo counter

implementation obtained by the translation from a  $\mu_{ASM}$  procedure *f*. You can see it in the definition of the function  $\tau_{\mu asm2c}$  examined in Section 7.1.3.

On the caller side the CALL *f* instruction is translated into two *C-IL* statements. It does not matter whether this is either a call to a  $\mu_{ASM}$  procedure or an inter-language call to a *C-IL* function in a *MX* program. Thus for both cases we have the same *C-IL* statements. The first statement decreases the life counter *cnt*<sub>life</sub> by

$$k \stackrel{\text{def}}{=} \begin{cases} 0 & \text{if } 4 < \pi_{\mu_{\text{ASM}}}(f).npar \\ \pi_{\mu_{\text{ASM}}}(f).npar - 4 & \text{otherwise} \end{cases}$$

where *k* is the number of values passed through the hybrid lifo to a procedure *f*. The second *C-IL* statement performs the invocation of a procedure *f*. The place where input values to this call are stored is defined by the compiler calling convention *CCL* introduced in Chapter 3. That is, the first four input values are taken from the input registers and the rest is taken from the hybrid array  $lif o_{hyb}$ . Note that before decrementing the lifo counter the parameter with the highest index was stored in the hybrid array  $lif o_{hyb}$  at the position  $cnt_{lifo} - k + 1$  and the 4-th parameter was stored in the same hybrid array at the position  $cnt_{lifo} - 1$  (cf. Figure 7.4)

$$\tau_{\mu asmi2c}$$
(CALL  $f, p, \pi$ ) =

Listing 7.4: C-IL Statements Simulating the CALL f instruction

```
1 cnt_{lifo} = cnt_{lifo} - k

2 call f(gpr_{hyb}[i_0], \dots, gpr_{hyb}[i_3], life
```

```
call f(gpr_{hyb}[i_0], \dots, gpr_{hyb}[i_3], lifo_{hyb}[cnt_{lifo} + k - 1], \dots, lifo_{hyb}[cnt_{lifo}])
```

On the callee side the instruction CALL f is translated to C-IL statements that represent a prologue of a procedure f. The execution effect of these C-IL statements is:

• values of hybrid GPRs whose indices are listed in the list  $uses = \pi_{\mu_{ASM}}(f).uses$  are saved in the hybrid array  $saved_{hyb}$  starting from the position identified by the saved counter  $cnt_{saved}$ ,

- the first four input parameters (if existent) of a given procedure f are saved in the hybrid GPRs in the input registers,
- the rest of input parameters (if existent) are saved in right-to-left order in the hybrid array of parameters *pars*<sub>hyb</sub> starting from the position *cnt*<sub>pars</sub> + 4. Note that the positions *cnt*<sub>pars</sub>, ..., *cnt*<sub>pars</sub> + 3 in the hybrid array of parameters are reserved for input values passed in input registers *gpr*<sub>hyb</sub>[*i*<sub>0</sub>], ..., *gpr*<sub>hyb</sub>[*i*<sub>3</sub>].
- the hybrid counters *cnt<sub>saved</sub>* and *cnt<sub>pars</sub>* are increased by the number of elements in the list *uses* and of input parameters to a procedure *f*, respectively.

### $prologue(f, \pi) =$

Listing 7.5: C-IL Statements Simulating the effect of the CALL f instruction on the callee side

```
saved_{hyb}[cnt_{saved}] = gpr_{hyb}[uses_0]
1
2
    . . .
    saved_{hyb}[cnt_{saved} + |uses| - 1] = gpr_{hyb}[uses_{|uses| - 1}]
3
    gpr_{hyb}[i_0] = p_0
4
5
    . . .
    gpr_{hyb}[i_3] = p_3
6
    pars_{hyb}[cnt_{pars} + 4] = p_4
7
8
    . . .
9
    pars_{hvb}[cnt_{pars} + n - 1] = p_{n-1}
10 cnt_{saved} = cnt_{saved} + |uses|
   cnt_{pars} = cnt_{pars} + n
11
```

**Return Instruction** The ret instruction is translated to *C-IL* statements that perform the following steps:

- it restores values of registers whose indices are listed in the list  $uses = \pi_{\mu_{ASM}}(f).uses$  from the hybrid array  $saved_{hyb}$ ,
- it decreases the hybrid parameter- and saved counters by the number of input parameters taken by a given procedure *p* and the number of elements in the list *uses*, respectively.
- it returns from a call.

$$\tau_{\mu asmi2c}(\mathbf{ret}, p, \pi) =$$

Listing 7.6: C-IL Statements Simulating the "inter-language" ret instruction

```
 \begin{array}{l} spr_{hyb}[uses_{0}] = saved_{hyb}[cnt_{saved} - |uses| + 1] \\ \\ subseteq \\ gpr_{hyb}[uses_{|uses|-1}] = saved_{hyb}[cnt_{saved} - 1] \\ \\ cnt_{pars} = cnt_{pars} - n \\ \\ subseteq \\ cnt_{saved} = cnt_{saved} - |uses| \\ \\ e \end{array}
```

#### **Recomputing Locations**

After translating *MX* programs to *C-IL* programs we would like to have a function that maps locations of instructions of  $\mu_{ASM}$  procedures from *MX* programs to the corresponding locations of simulating statements of translated procedures from translated programs. This mapping is done by means of the function

*Location*<sub>MX2IL</sub> ::  $\mathbb{N} \times P_{name} \times Prog_{\mu_{ASM}} \mapsto \mathbb{N}$ .

The definition of this function is based on the definition of functions

 $size_{MX2IL} :: \mathbb{S}_{\mu_{ASM}} \times P_{name} \times ProcT \rightarrow \mathbb{N},$ 

and

 $size_{MX2IL}^{prologue} :: P_{name} \times Prog_{\mu_{ASM}} \mapsto \mathbb{N}$ 

that return the number of *C-IL* statements needed to implement a given  $\mu_{ASM}$  instruction and a prologue for a given procedure *p* from a given  $\mu_{ASM}$  procedure table  $\pi$ , respectively. We first define the function  $size_{MX2IL}$  by case split on  $\mu_{ASM}$  instructions:

•  $I \in Instr_{cut4\mu_{ASM}} \cup \{goto l, ifnez r goto l\}$ 

$$size_{MX2IL}(I, p, \pi) \stackrel{\text{def}}{=} 1$$

•  $I \in \{ push r, pop r, sparam r i, lparam r i, CALL f \}$ 

 $size_{MX2IL}(I, p, \pi) \stackrel{\text{def}}{=} 2$ 

• I = ret

$$size_{MX2IL}(ret, p, \pi) \stackrel{\text{def}}{=} 3 + |uses|$$

The function  $size_{MX2IL}^{prologue}$  is defined as follows

$$size_{MX2II}^{prologue}(p,\pi) \stackrel{\text{def}}{=} 2 + |uses| + npar.$$

In the following we can easily define the function *Location<sub>MX2IL</sub>* as

$$\begin{aligned} Location_{MX2IL}(loc, p, \pi) & \stackrel{\text{def}}{=} & size_{MX2IL}^{prologue}(p, \pi) + \\ & \sum_{i < loc} size_{MX2IL}(\pi(f).body[i], p, \pi) \end{aligned}$$

### 7.2 Simulation Theorem

In this section we present the simulation theorem which states the correctness of the translation function  $\tau_{MX2IL}$  defined in the previous section. An important aspect of the simulation theorem is the simulation relation between states of the *MX* semantics and states of *C-IL* semantics. To guarantee the semantically equivalent execution of *MX* and *C-IL* machines running a *MX* program and its translated version, respectively, we define the simulation relation  $rel_{MX-IL}$  indicating that both machines are consistent. We also call this simulation relation *translater consistency*. Then we can prove the correctness of this theorem by a stepwise simulation between both semantics.

The translater consistency  $rel_{MX-IL}^{regs}$  comprises the register consistency  $rel_{MX-IL}^{regs}$ , memory consistency  $rel_{MX-IL}^{mem}$ , stack consistency  $rel_{MX-IL}^{stack}$  and control consistency  $rel_{MX-IL}^{control}$ . The first three consistencies form a so-called data consistency. Note that the memory consistency does not cover the content of hybrid variables in a *C-IL* machine memory. But the register and stack consistencies cover their content.



Figure 7.5: Simulation Relation MX To C-IL

$$\frac{c_{MX}.stack_{top} \in frame_{\mu} \longrightarrow rel_{MX-IL}^{regs}(c_{MX}, c_{IL})}{rel_{MX-IL}^{stack}(c_{MX}, c_{IL})} \frac{rel_{MX-IL}^{stack}(c_{MX}, c_{IL})}{rel_{MX-IL}(c_{MX}, c_{IL})}$$

If the top stack frame of a *MX* machine  $c_{MX}$  is of  $\mu_{ASM}$  type, then the register consistency  $rel_{MX-IL}^{regs}$  states that the content of registers of the two given *MX*- and *C-IL* machines are the same. Recall that we model registers in the hybrid memory of a *C-IL* machine with arrays. We do not require equality between stack registers of the *MX* and *C-IL* machines in case the *MX* machine has a stack.

$$c_{MX}.stack_{top} \in frame_{\mu}$$

$$\forall i < 32. \quad i \notin \{sp, bp\} \longrightarrow c_{MX}.ac.gpr[i] = [gpr_{hyb}[i]]_{c_{IL}}^{\theta,\pi}$$

$$\forall i < 32. \quad c_{MX}.spr[i] = [spr_{hyb}[i]]_{c_{IL}}^{\theta,\pi}$$

$$\neg is\_stack(c_{MX}) \longrightarrow c_{MX}.ac.gpr[sp] = [gpr_{hyb}[sp]]_{c_{IL}}^{\theta,\pi} \land c_{MX}.ac.gpr[bp] = [gpr_{hyb}[bp]]_{c_{IL}}^{\theta,\pi}$$

$$rel_{MX-IL}^{regs}(c_{MX}, c_{IL})$$

The memory consistency  $rel_{MX-IL}^{mem}$  states that the content of non-hybrid memories of both machines is the same.

$$\frac{\forall a < 2^{32} - 1. \quad c_{MX}.\mathcal{M}(a) = c_{IL}.\mathcal{M}(a)}{rel_{MX-IL}^{lmem}(c_{MX}, c_{IL})}$$

The stack consistency  $rel_{MX-IL}^{stack}$  states that the content of components of all stack frames of two given MX and C-IL machines is the same. If the *i*-th stack frame of the MX machine  $c_{MX}$  is of C-IL type, then it must be completely the same as the *i*-th stack frame of the C-IL machine  $c_{IL}$ . Otherwise, values stored in components lifo, pars and saved of the *i*-th stack frame of the MX machine  $c_{MX}$  are the same as values stored in the hybrid global variables  $lifo_{hyb}$ , pars<sub>hyb</sub> and saved<sub>hyb</sub> of the C-IL machine  $c_{IL}$ , respectively, at the corresponding positions. Figure 7.6 depicts the relation between the lifo of  $\mu_{ASM}$  stack frames of some particular stack of a MXmachine and the corresponding parts of the hybrid lifo of a C-IL machine.

In the following we define the relation  $rel_{MX-IL}^{stack}$  with  $s = c_{MX}.stack^{flat}$ ,  $s_i = s[i]$ , s' =**filter** $(\lambda a. a \in frame_{\mu}, s)$  and  $s'_i = s'[i]$  as





$$\begin{array}{l} (\forall \ i < |s|. \quad (s_i \in frame_{C-IL} \longrightarrow s_i = c_{IL}.stack[i])) \\ \land \\ (\forall \ i < |s'|. \qquad (\forall \ j < |s'_i.lifo|. \ s'_i.lifo[j] = [ \ lifo_{hyb}[j + \sum_{l < i} |s'_t.lifo]] \ ]^{\theta,\pi}_{c_{IL}}) \\ \land \quad (\forall \ j < |s'_i.pars[. \ s'_i.pars[j] = [ \ pars_{hyb}[j + \sum_{l < i} |s'_t.pars[]] \ ]^{\theta,\pi}_{c_{IL}}) \\ \land \quad (\forall \ j < |s'_i.saved|. \ s'_i.saved[j] = [ \ saved_{hyb}[j + \sum_{l < i} |s'_t.saved]] \ ]^{\theta,\pi}_{c_{IL}}) \\ rel_{MX-IL}^{stack}(c_{MX}, c_{IL}) \end{array}$$

The control consistency  $rel_{MX-IL}^{control}$  states that the location counter and the function name of the *i*-the stack frame of the both machines are the same. In case the *i*-th stack frame of the *MX* machine is of  $\mu_{ASM}$  type the location counter of this stack frame must be recomputed with the help of the function *Location<sub>MX2IL</sub>*.

 $\forall i < |c_{MX}.stack^{flat}|.$   $c_{MX}.f_i = c_{IL}.stack[i].f$   $\wedge \quad (c_{MX}.stack^{flat}[i] \in frame_{C-IL} \longrightarrow c_{MX}.loc_i = c_{IL}.stack[i].loc)$   $\wedge \quad (c_{MX}.stack^{flat}[i] \in frame_{\mu} \longrightarrow$   $Location_{MX2IL}(c_{MX}.f_i, c_{MX}.loc_i, \pi) = c_{IL}.stack[i].loc)$   $rel_{MX-IL}^{control}(c_{MX}, \pi, c_{IL})$ 

### **Simulation Theorem**

After defining the simulation relation we can finally state the simulation theorem:

THEOREM 7.1 ► Simulation Theorem Let  $\pi$  be a *MX* program,  $\theta$  be system properties. Then for all steps *i* of the *MX* machine  $c_{MX}$  executing program  $\pi$  there exists a step number s(i) of the *C-IL* machine  $c_{IL}$  executing the translated version of the program  $\pi$ , such that the *MX* machine after

*i* steps is consistent with the *C-IL* machine after s(i) steps. However, it is true if the following requirements over  $\pi$ ,  $c_{MX}$  and  $c_{IL}$  are fulfilled:

- 1. The *MX* program  $\pi$  must be translatable,
- 2.  $c_{IL}$  and  $c_{MX}$  machines start their executions in same functions at the corresponding locations (for the  $c_{IL}$  machine it can be a translated function),
- 3. The registers of the initial configuration of *MX* machine  $c_{IL}^0$  and the hybrid registers modeled in the hybrid memory of the *C-IL* machine  $c_{IL}^{s(0)}$  have the same content as well as the content of non-hybrid memories of both machines is the same.
- 4. All  $\mu_{ASM}$  procedures called from *C-IL* functions in the *MX* program do not change the callee-save registers or they restore them before the return if changed.
- 5. The hybrid counters are initialized with zeros in the machine C-IL,
- 6. For all steps of the MX machine up to step i this machine does not get stuck,
- 7. Regions allocated for hybrid variables do not intersect with each other, and
- 8. For all steps of the *C-IL* machine up to step s(i) there is no buffer overflow when accessing hybrid arrays.

$$\begin{array}{ll} \forall i. & \exists s :: \mathbb{N} \mapsto \mathbb{N}. \exists c'_{MX}. \exists \pi'. \\ & \pi, \theta \vdash c_{MX} \rightarrow^{i}_{MX} \lfloor c'_{MX} \rfloor & (\text{precondition 6}) \\ \land & \pi' = \tau_{MX2IL}(\pi) \\ \land & \text{preconditions 1,2,3,4,5,7,8,} \\ \longrightarrow & \exists c'_{IL}. & \pi', \theta \vdash c_{IL} \rightarrow^{s(i)}_{IL} c'_{IL} \\ & \land rel_{MX-IL}(c'_{MX}, \pi.\pi\mu_{ASM}, c'_{IL}) \end{array}$$

**Proof:** We prove this theorem by induction on the number of steps *i* performed by the *MX* machine.

For the induction start we have to show that both machines are consistent. From the precondition 2, we know that both machines will start their execution in the same function (procedure). Here we distinguish on type of a function (procedure) to be executed by the  $c_{MX}$  machine.

- If the  $c_{MX}$  machine starts the execution in a *C-IL* function from the program  $\pi$ , then the *C-IL* machine starts with the execution with the same statement in the same *C-IL* function of the translated program  $\pi'$ , too. By the definition of the  $\tau_{MX2IL}$  function it preserves the implementation of original *C-IL* functions from the program  $\pi$  in the translated program  $\pi'$ . Therefore, both machines are consistent at the start.
- In case the  $c_{MX}$  machine starts with the execution of a  $\mu_{ASM}$  procedure, then the *C-IL* machine starts with the execution of this translated procedure. To show that both machines are consistent we need to show a single consistency, namely the control consistency. The other consistencies hold as the *MX* machine starts its execution with a completely empty stack, the registers in both machines have the same values (precondition 3), the non-hybrid memories are the same in both machines. The control consistency must hold by the definition of the function  $size_{MX2IL}$ .

For the induction step we have to conclude from step *i* to *i*+1. Here we distinguish on the type of a *C-IL* statement (a  $\mu_{ASM}$  instruction) to be executed at step *i* + 1 by the  $c_{MX}$  machine.

- a C-IL statement. Here we distinguish three cases whether this statement makes
  - a pure step. Since after translating the *MX* program  $\pi$  to the *C-IL* program  $\pi'$  the original implementation of *C-IL* functions from the program  $\pi$  stays the same in the translated programs. Therefore, after executing the *C-IL* statement both machines are still consistent after performing this step.
  - an inter-language return (from *C-IL* to  $\mu_{ASM}$ ). This case is proven by the definition of the translation function  $\tau_{\mu asm2c}$ .
  - an inter-language call (from *C-IL* to  $\mu_{ASM}$ ). This case is shown by the definition of the translation function  $\tau_{\mu a sm 2c}$ .
- a  $\mu_{ASM}$  instruction. We distinguish on the type of a  $\mu_{ASM}$  instruction to be executed. All cases can be shown by the definition of the translation function  $\tau_{\mu asm2c}$  except for the case when the  $\mu_{ASM}$  instruction to be executed at step i + 1 by the *MX* machine is an inter-language return (from  $\mu_{ASM}$  to *C-IL*) where we need to apply the precondition 4. Recall that this precondition states that the  $\mu_{ASM}$  procedures called from *C-IL* do not change the callee-save registers or they restore them before the return if changed.

Let us consider the case when a  $\mu_{ASM}$  instruction to be executed is of VAMP assembly type and its execution will update the content of one of stack registers *bp* and *sp*. We know from preconditions to the main theorem that the execution of the *MX* machine can not get stuck. Thus, the execution of this instruction by the *MX* machine does not yield to an error state. That means, after updating one of these stack registers there are three possible cases :

- Stack is created: It is the case when two stack registers are properly set put in the  $c_{MX}$  machine. From the definition of the function  $\tau_{\mu asm2c}$  we know that the corresponding *C-IL* statements simulating this instruction will set up hybrid counters to zeros (cf. Listing 7.1). After the stack is created as the side effect of the instruction execution in the *MX* machine all components of the first stack frame of this machine are empty. And after executing the *C-IL* statements simulating this instruction all hybrid counters contain zeros. With that we can simply show that the translater consistency holds after executing this VAMP assembly instruction and the simulating *C-IL* statements by the *MX* and *C-IL* machines, respectively.
- One of stack registers is set up: In this case the hybrid counters contain zeros after executing the corresponding *C-IL* statements (cf. Listing 7.1).
- Stack is destroyed: The stack destruction in the *MX* machine also means that all hybrid counters must be zeros after executing the corresponding *C-IL* statements (cf. Listing 7.1).



# Automated Verification of a Small Hypervisor

In [AHPP10] the authors have formally proven Lemmata 6.26 and 6.32 (cf. Table 8.1) and assumed Lemmata 6.22, 6.30 (cf. Table 8.1) in VCC [CDH+09]. From [Cor08]: "VCC is a mechanical verifier for concurrent C programs. VCC takes a C program, annotated with function specifications, data invariants, loop invariants, and ghost code, and tries to prove these annotations correct. If it succeeds, VCC promises that your program actually meets its specifications.". That is, they shown the correctness of C code of the BHV program and guest steps in VCC. For that, they have created a simulation framework in which verification engineers can reason on overall system correctness in an efficient and pervasive manner. In [AHPP10] they left a few gaps for future work: (i) the implementation of an interrupt service routine (like presented in Listing 6.4), (ii) the verification of this interrupt service routine which they have just specified but partially (we will come to it a bit later). In [AHPP10] the authors did not talk about the boot code at all, but they have assumed that the interrupt service routine is located in memory starting from address zero. In Chapter 6 we assumed that the boot code is located in memory starting from address zero and the context switch (which they called an interrupt service routine) is a part of the baby hypervisor code.

As practical work for this thesis we have formally proven Lemmata 6.25, 6.24, 6.27 and 6.31 in VCC (cf. Table 8.1). So we have shown the functional correctness of BHV  $\mu_{ASM}$  code presented in Listing 6.4. To verify this  $\mu_{ASM}$  code we first translated it to C and then applied the automatic C verifier VCC to show the correctness of the translated code. Previously, we have shown the correctness of the translation we used here. Here we want to stress that each instruction from the macro-assembly code is translated to the corresponding call of a C function wrapping its simulating C statements. Doing the translation this way we save a number of annotations in VCC and reduce the run-time of the verification.

After we were done with the formal verification of the context switch of the BHV we have successfully integrated formal proofs done within this thesis into the sim-

| Paper/Pencil | Status   | Function      |           | File       |
|--------------|----------|---------------|-----------|------------|
| Statements   | in VCC   |               |           |            |
| Lemma 6.22   | assumed  | sim           |           | sim.c      |
| Lemma 6.30   | assumed  | sim           |           | sim.c      |
| Lemma 6.26   | verified | hv_dispatch   | contracts | baby.c     |
| Lemma 6.32   | verified | hv_dispatch   | contracts | baby.c     |
| Lemma 6.25   | verified | save_guest    | block 4   | sim_masm.c |
| Lemma 6.24   | verified | save_guest    | block 5   | sim_masm.c |
| Lemma 6.27   | verified | restore_guest | contracts | sim_masm.c |
| Lemma 6.31   | verified | save_guest    | contracts | sim_masm.c |
| BHV Theorem  | verified | sim           | loop-inv  | sim.c      |

Table 8.1: BHV Paper/Pencil Vs Formal Proofs

ulation framework in which the authors of [AHPP10] have successfully verified C portions of the BHV. In order to accomplish this integration we extended the specification of the BHV context switch which authors presented in [AHPP10] and we extended all corresponding loop invariants and function contracts. For example, the authors left contracts of the function *page\_alloc* for the allocated number of bytes imprecise (it should be a multiple of a page size (4Kbytes)), but the authors of [AHPP10] made a note about that.

As a result of this integration there is a simulation framework<sup>1</sup> in which proofs of authors of [AHPP10] run together with our proofs in VCC. In this simulation framework we made notes at all places where we added conditions needed for this integration.

<sup>&</sup>lt;sup>1</sup>Verified source is available at http://dl.dropbox.com/u/5648134/BHV.rar



## **Summary and Future Work**

This thesis presents to the best of our knowledge

- the first macro-assembly (high-level assembly) languages semantics with explicit dynamic stack. The ability to model stack explicitly in an assembly language is critical for supporting procedure calls.
- the first mixed semantics to integrate C- and high-level assembly languages together in a single language. So we presented a so-called *mixed* semantics which describes this language and which offers certain benefits: the person who does soundness proofs for code-verification tools no longer needs to consider the inner workings of compilers- instead, they can use integrated semantics as foundation of their proofs.
- the first complete paper-and-pencil proof of a hypervisor programmed in C and macro-assembly. The mixed semantics shows how it really becomes simple to reason about the functional correctness of mixed implementations.
- the first detailed justification of a simulation approach used to verify code written in an assembly language with a general-purpose C verifier. We conclude the following that the simulation approach as it sketched in [MMS08, Mau11] is sound if and only if the assembly code to be verified does not update stack registers when the stack is set up.
- the first completely formally proven functional correctness of a hypervisor. The C portions of the small hypervisor were formally shown in [AHPP10]. The implementation of this hypervisor is sequential and non-preemptive and the architecture it virtualizes has a single core.

The work created by the authors of [AHPP10] consists of four component: VAMP specification and simulator, hypervisor implementation, and system program. This work comprises ca. 2.5k C code tokens and ca. 7.7k annotation tokens, which comprise function contracts, assertions, data and loop invariants, and spec(ghost) code.

After extending this work with macro-assembly verification environment (implemented in C) it comprises ca. 2.7k C code tokens and ca. 8.2k annotation tokens. Overall proof time is about 1.5-2 hours on one core of a 2.4 GHz Intel Core Duo machine (cf. Appendix A) in the second version of VCC<sup>1</sup>.

Finally, we point out possible directions of future work.

- Generalize the high-level assembly and the integrated semantics for any kind of compiler calling conventions.
- Consider interprocedural optimizations in the optimizing C compiler correctness theory.
- Extend the high-level assembly and the integrated semantics so that it would be possible to describe implementations doing a *stack switch* (a part of the *thread switch*).
- To extend the framework presented in [AHPP10] to more complex hardware and software designs (as it is proposed in [AHPP10]): modeling of multi-core systems, translation-look aside buffers (TLBs), and devices (i.e. external interrupts), and verification of multi-threaded or pre-emptive kernels.
- To adapt the baby hypervisor annotations (pre- and post-conditions, data structure invariants, assertions, etc.) written for the second version of VCC to the third version of VCC.
- To verify boot code and integrate the achieved correctness results into the overall formal correctness proof. But it requires to model the VAMP architecture with devices in VCC.
- To justify the simulation framework created by the authors of [AHPP10] which is presented in Sections 5 and 6 of [AHPP10]. This framework is used to verify a system software, like the BHV, with a C verifier, like VCC. Namely, this simulation framework is used to express top-level system correctness of the baby hypervisor as a *system program* whose execution models the system behavior by an infinite loop of host machine steps. The top-level system correctness is then expressed as an invariant of this loop.

<sup>&</sup>lt;sup>1</sup>there is a third version of VCC which is available since 2011

# Appendix A: Verification Run-Time of a Small Hypervisor in Seconds

```
Verification of proc_t#adm succeeded. [3,89]
Verification of guest_t#adm succeeded. [0,48]
Verification of hv_t#adm succeeded. [0,30]
Verification of compute_ea succeeded. [0,03]
Verification of systemmode succeeded. [0,02]
Verification of asm_lw succeeded. [0,22]
Verification of asm_lw_guest_t_ptr succeeded. [0,16]
Verification of asm_sw succeeded. [0,05]
Verification of asm_addi succeeded. [0,09]
Verification of asm_andi succeeded. [0,08]
Verification of asm_movs2i succeeded. [0,09]
Verification of asm_movi2s succeeded. [0,25]
Verification of asm_rfe succeeded. [0,14]
Verification of save_guest succeeded. [61,69]
Verification of restore_guest succeeded. [24,63]
Verification of sim_inner succeeded. [39,95]
Verification of sim succeeded. [57,08]
Verification of asm_sw#bv_lemma#0 succeeded. [0,45]
Verification of restore_guest#bv_lemma#0 succeeded. [0,38]
Verification of restore_guest#bv_lemma#1 succeeded. [0,44]
Verification of restore_guest#block#0 succeeded. [5,66]
Verification of restore_guest#block#1 succeeded. [2,88]
Verification of restore_guest#block#2 succeeded. [3,36]
Verification of restore_guest#block#3 succeeded. [4,95]
Verification of save_guest#block#0 succeeded. [1,70]
Verification of save_guest#block#1 succeeded. [4,20]
Verification of save_guest#block#2 succeeded. [4,11]
Verification of save_guest#block#3 succeeded. [3,98]
Verification of sim#block#0 succeeded. [2,00]
Verification of sim_inner#block#0 succeeded. [0,33]
Verification of sim_inner#block#1 succeeded. [465,00]
Verification of sim_inner#block#1#0 succeeded. [0,88]
Verification of proc_t#adm succeeded. [3,89]
Verification of guest_t#adm succeeded. [0,31]
Verification of hv_t#adm succeeded. [0,19]
Verification of page_alloc_t#adm succeeded. [0,05]
```

Verification of compute\_ea succeeded. [0,02] Verification of systemmode succeeded. [0,02] Verification of min succeeded. [0,00] Verification of ptea\_vpx succeeded. [0,02] Verification of hv\_dispatch succeeded. [1498,03] Verification of update\_spt succeeded. [8,25] Verification of handle\_movi2pto succeeded. [52,66] Verification of handle\_movi2ptl succeeded. [57,72] Verification of handle\_pf succeeded. [103,20] Verification of page\_alloc\_init succeeded. [0,38] Verification of page\_alloc succeeded. [1,70] Verification of reset\_guest succeeded. [431,72] Verification of wrap\_hv\_test succeeded. [0,81] Verification of handle\_reset succeeded. [1636,11] Verification of handle\_illegal succeeded. [75,56] Verification of handle\_movi2ptl#bv\_lemma#0 succeeded. [0,45] Verification of handle\_movi2ptl#bv\_lemma#1 succeeded. [0,42] Verification of handle\_movi2ptl#bv\_lemma#2 succeeded. [0,38] Verification of handle\_movi2ptl#bv\_lemma#3 succeeded. [0,42] Verification of handle\_movi2ptl#bv\_lemma#4 succeeded. [0,48] Verification of handle\_movi2ptl#bv\_lemma#5 succeeded. [0,38] Verification of handle\_movi2ptl#bv\_lemma#6 succeeded. [0,39] Verification of handle\_movi2ptl#bv\_lemma#7 succeeded. [0,41] Verification of handle\_movi2pto#bv\_lemma#0 succeeded. [0,41] Verification of handle\_movi2pto#bv\_lemma#1 succeeded. [0,44] Verification of handle\_movi2pto#bv\_lemma#2 succeeded. [0,38] Verification of handle\_movi2pto#bv\_lemma#3 succeeded. [0,41] Verification of handle\_movi2pto#bv\_lemma#4 succeeded. [0,38] Verification of handle\_movi2pto#bv\_lemma#5 succeeded. [0,41] Verification of handle\_movi2pto#bv\_lemma#6 succeeded. [0,42] Verification of handle\_pf#bv\_lemma#0 succeeded. [0,42] Verification of hv\_dispatch#bv\_lemma#0 succeeded. [0,47] Verification of page\_alloc#bv\_lemma#0 succeeded. [0,50] Verification of reset\_guest#bv\_lemma#0 succeeded. [0,44] Verification of reset\_guest#bv\_lemma#1 succeeded. [0,44] Verification of reset\_guest#bv\_lemma#2 succeeded. [0,39] Verification of reset\_guest#bv\_lemma#3 succeeded. [0,42] Verification of update\_spt#bv\_lemma#0 succeeded. [0,39] Verification of update\_spt#bv\_lemma#1 succeeded. [0,42] Verification of update\_spt#bv\_lemma#2 succeeded. [0,38] Verification of update\_spt#bv\_lemma#3 succeeded. [0,44] Verification of update\_spt#bv\_lemma#4 succeeded. [0,39] Time: 4581,92s total, 10,25s compiler, 0,00s boogie, 4571,67s verification

## **Bibliography**

- [ACH<sup>+</sup>10] E. Alkassar, E. Cohen, M. Hillebrand, M. Kovalev, and W. Paul. Verifying shadow page table algorithms. In *Formal Methods in Computer Aided Design (FMCAD) 2010*, pages 267–270, Lugano, Switzerland, 2010. IEEE.
- [AHL<sup>+</sup>09] E. Alkassar, M. A. Hillebrand, D. C. Leinenbach, N. W. Schirmer, A. Starostin, and A. Tsyban. Balancing the load: Leveraging semantics stack for systems verification. In *Journal of Automated Reasoning: Special Issue on Operating Systems Verification*. Springer, 2009.
- [AHPP10] E. Alkassar, M. Hillebrand, W. Paul, and E. Petrova. Automated verification of a small hypervisor. In *Third International Conference on Verified Software: Theories, Tools, and Experiments (VSTTE'10)*, volume 6217 of *LNCS*, pages 40–54, Edinburgh, UK, 2010. Springer.
- [Alk09] Eyad Alkassar. OS Verification Extended. On the Formal Verification of Device Drivers and the Correctness of Client/Server Software. PhD thesis, Saarland University, Computer Science Department, 2009.
- [APST10] Eyad Alkassar, Wolfgang J. Paul, Artem Starostin, and Alexandra Tsyban. Pervasive verification of an os microkernel: inline assembly, memory consumption, concurrent devices. In *Proceedings of the Third international conference on Verified software: theories, tools, experiments,* VSTTE'10, pages 71–85, Berlin, Heidelberg, 2010. Springer-Verlag.
- [ASU86] Alfred V. Aho, Ravi Sethi, and Jeffrey D. Ullman. Compilers: principles, techniques, and tools. Addison-Wesley Longman Publishing Co., Inc., Boston, MA, USA, 1986.
- [Bev87] W. R. Bevier. *A Verified Operating System Kernel*. PhD thesis, University of Texas at Austin, 1987.
- [Bev89] William R. Bevier. Kit and the short stack. J. Autom. Reasoning, 5(4):519–530, 1989.
- [BHMY89a] William R. Bevier, Warren A. Hunt, Jr., J S. Moore, and William D. Young. An approach to systems verification. 5(4):411–428, December 1989.
- [BHMY89b] W.R. Bevier, W.A. Hunt, J. Strother Moore, and W.D. Young. Special issue on system verification. *Journal of Automated Reasoning*, 5(4):409–530, 1989.

| [BJK <sup>+</sup> 03] | S. Beyer, C. Jacobi, D. Kröning, D. Leinenbach, and W.J. Paul. Instan-<br>tiating uninterpreted functional units and memory system: functional<br>verification of the vamp. In <i>CHARME 2003</i> , volume 2860 of <i>LNCS</i> ,<br>pages 51–65. Springer, 2003.                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [BJK <sup>+</sup> 05] | S. Beyer, C. Jacobi, D. Kröning, D. Leinenbach, and W.J. Paul. Putting it all together - formal verification of the vamp. 2005.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| [CDH+09]              | Ernie Cohen, Markus Dahlweid, Mark Hillebrand, Dirk Leinenbach,<br>Michael Moskal, Thomas Santen, Wolfram Schulte, and Stephan To-<br>bies. Vcc: A practical system for verifying concurrent c. In Stefan<br>Berghofer, Tobias Nipkow, Christian Urban, and Makarius Wenzel, edi-<br>tors, <i>Theorem Proving in Higher Order Logics, 22nd International Con-</i><br><i>ference. International Conference on Theorem Proving in Higher Order</i><br><i>Logics (TPHOLs-09), August 17-20, Munich, Germany</i> , volume 5674<br>of <i>Lecture Notes in Computer Science, LNCS</i> , pages 23–42. Springer, 8<br>2009. |
| [Cor]                 | Microsft Corp. Programmer's Guide Microsft MASM Version 6.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| [Cor08]               | Microsfot Corp. Vcc: A c verifier, 2008.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| [Dal06]               | Iakov Dalinger. <i>Formal Verification of a Processor with Memory Management Units</i> . PhD thesis, Saarland University, Computer Science Department, July 2006.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| [DHP05]               | Iakov Dalinger, Mark Hillebrand, and Wolfgang Paul. On the verifica-<br>tion of memory management mechanisms. In D. Borrione and W. Paul,<br>editors, <i>Proceedings of the 13th Advanced Research Working Confer-</i><br><i>ence on Correct Hardware Design and Verification Methods (CHARME</i><br>2005), volume 3725, pages 301–316. Springer, 2005.                                                                                                                                                                                                                                                             |
| [DPS09]               | Ulan Degenbaev, Wolfgang J. Paul, and Norbert Schirmer. Pervasive theory of memory. In Susanne Albers, Helmut Alt, and Stefan Näher, editors, <i>Efficient Algorithms – Essays Dedicated to Kurt Mehlhorn on the Occasion of His 60th Birthday</i> , volume 5760 of <i>Lecture Notes in Computer Science</i> , pages 74–98. Springer, 2009.                                                                                                                                                                                                                                                                         |
| [FN79]                | R. Feiertag and P. Neumann. The foundations of a provably secure operating system (PSOS). In <i>Proceedings of the National Computer Conference</i> 48, pages 329–334, 1979.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| [Fru08]               | Nicu G. Fruja. Towards proving type safety of .net cil. <i>Sci. Comput. Program.</i> , 72:176–219, August 2008.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| [FSDG08]              | Xinyu Feng, Zhong Shao, Yuan Dong, and Yu Guo. Certifying low-<br>level programs with hardware interrupts and preemptive threads. In<br>2008 ACM SIGPLAN Conference on Programming Language Design<br>and Implementation (PLDI'08), New York, NY, USA, June 2008. ACM.                                                                                                                                                                                                                                                                                                                                              |
| [GHLP05]              | Mauro Gargano, Mark Hillebrand, Dirk Leinenbach, and Wolfgang<br>Paul. On the correctness of operating system kernels. In J. Hurd and<br>T. F. Melham, editors, <i>18th International Conference on Theorem Prov-</i><br><i>ing in Higher Order Logics (TPHOLs 2005)</i> , volume 3603, pages 1–16.<br>Springer, 2005.                                                                                                                                                                                                                                                                                              |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

| [HP96]                | John L. Hennessy and David A. Patterson. <i>Computer Architecture: A Quantitative Approach</i> . Morgan Kaufmann, San Mateo, CA, second edition, 1996.                                                                                                                                                                                                                                                 |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [IdR09]               | Thomas In der Rieden. Verified Linking for Modular Kernel Veri                                                                                                                                                                                                                                                                                                                                         |
|                       | fication. PhD thesis, Saarland University, Saarbrcken, 2009.                                                                                                                                                                                                                                                                                                                                           |
| [KEH <sup>+</sup> 09] | Gerwin Klein, Kevin Elphinstone, Gernot Heiser, June Andronick,<br>David Cock, Philip Derrin, Dhammika Elkaduwe, Kai Engelhardt,<br>Rafal Kolanski, Michael Norrish, Thomas Sewell, Harvey Tuch, and<br>Simon Winwood. seL4: Formal verification of an OS kernel. In <i>Proc.</i><br>22nd ACM Symposium on Operating Systems Principles (SOSP), pages<br>207–220, Big Sky, MT, USA, October 2009. ACM. |
| [Kle09]               | Gerwin Klein. Operating system verification — an overview. <i>Sādhanā</i> , 34(1):27–69, February 2009.                                                                                                                                                                                                                                                                                                |
| [Lei07]               | Dirk Leinenbach. <i>Compiler Verification in the Context of Pervasive System Verification</i> . PhD thesis, Saarland University, Computer Science Department, 2007.                                                                                                                                                                                                                                    |
| [Lip86]               | Seymour Lipschutz. Schaum's Outline of Theory and Problems of Data Structures. McGraw-Hill, New York, 1986.                                                                                                                                                                                                                                                                                            |
| [LP08]                | D. Leinenbach and E. Petrova. Pervasive compiler verification – from verified programs to verified systems. In <i>3rd intl Workshop on Systems Software Verification (SSV08)</i> . Elsevier Science B. V., 2008.                                                                                                                                                                                       |
| [LS09]                | D. Leinenbach and T. Santen. Verifying the microsoft hyper-v hyper-<br>visor with vcc. In <i>16th International Symposium on Formal Methods</i><br>( <i>FM 2009</i> ), volume 5850 of <i>Lecture Notes in Computer Science</i> , pages<br>806–809, Eindhoven, the Netherlands, 2009. Springer.                                                                                                         |
| [Mau11]               | Stefan Maus. Verification of Hypervisor Subroutines written in Assembler. PhD thesis, Freiburg University, Computer Science Department, 2011.                                                                                                                                                                                                                                                          |
| [MCGW98]              | J. Gregory Morrisett, Karl Crary, Neal Glew, and David Walker. Stack-<br>based typed assembly language. In <i>Types in Compilation</i> , pages 28–52, 1998.                                                                                                                                                                                                                                            |
| [MMS08]               | Stefan Maus, Michal Moskal, and Wolfram Schulte. Vx86: x86 assembler simulated in c powered by automated theorem proving. In <i>AMAST</i> , pages 284–298, 2008.                                                                                                                                                                                                                                       |
| [Moo03]               | J Strother Moore. A grand challenge proposal for formal methods: A verified stack. In Bernhard K. Aichernig and T. S. E. Maibaum, editors, <i>10th Anniversary Colloquium of UNU/IIST</i> , volume 2757 of <i>LNCS</i> , pages 161–172. Springer, 2003.                                                                                                                                                |
| [MP00]                | Silvia M. Mueller and Wolfgang J. Paul. Computer Architecture: Complexity and Correctness. Springer, 2000.                                                                                                                                                                                                                                                                                             |

| [NBF <sup>+</sup> 80] | P.G. Neumann, R.S Boyer, R.J. Feiertag, K.N. Levitt, and L. Robinson.<br><i>A provably secure operating system: The system, its applications, and proofs. Technical Report CSL-116.</i> Computer Science Laboratory, SRI International, Menlo Park, California, May 1980.                                                                                    |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [NET11]               | .net languages, web pages at, 2011.                                                                                                                                                                                                                                                                                                                          |
| [NF03]                | P. Neumann and R. Feiertag. PSOS revisited. In 19th Annual Computer Security Applications Conference, 2003.                                                                                                                                                                                                                                                  |
| [NS06]                | Zhaozhong Ni and Zhong Shao. Certified assembly programming with<br>embedded code pointers. In <i>POPL '06: Conference record of the</i><br>33rd ACM SIGPLAN-SIGACT symposium on Principles of program-<br>ming languages, pages 320–333, New York, NY, USA, 2006. ACM.                                                                                      |
| [NYS07]               | Zhaozhong Ni, Dachuan Yu, and Zhong Shao. Using xcap to certify re-<br>alistic systems code: Machine context management. In <i>TPHOLs</i> , pages<br>189–206, 2007.                                                                                                                                                                                          |
| [Pau07]               | Wolfgang Paul. System architecture. lecture notes.<br>http://busserver.cs.uni-sb.de/lehre/vorlesung/info2/<br>ss08/material/mitschrift07.pdf, 2007.                                                                                                                                                                                                          |
| [SS12]                | Sabine Schmaltz and Andrey Shadrin. Integrated semantics of intermediate-language-c+macro-assembler for pervasive formal verification of operating systems and hypervisors from verisoftxt. In <i>The Fourth International Conference on Verified Software: Verified Software: Theories, Tools, and Experiments (VSTTE 2012) (to appear)</i> , January 2012. |
| [Sta10]               | Artem Starostin. <i>Formal Verification of Demand Paging</i> . PhD thesis, Saarland University, Saarbrcken, 2010.                                                                                                                                                                                                                                            |
| [TKN07]               | Harvey Tuch, Gerwin Klein, and Michael Norrish. Types, bytes, and separation logic. In <i>POPL '07: Proceedings of the 34th annual ACM SIGPLAN-SIGACT symposium on Principles of programming languages</i> , pages 97–108, New York, NY, USA, 2007. ACM.                                                                                                     |
| [Tsy09]               | Alexandra Tsyban. <i>Formal Verification of a Framework for Microker-</i><br><i>nel Programmes.</i> PhD thesis, Saarland University, Computer Science<br>Department, 2009.                                                                                                                                                                                   |
| [Tve09]               | Sergey Tverdyshev. <i>Formal Verification of Gate-Level Computer Systems</i> . PhD thesis, Saarland University, Computer Science Department, 2009.                                                                                                                                                                                                           |
| [Vera]                | Verisoft Consortium. The Verisoft Project.<br>http://www.verisoft.de/.                                                                                                                                                                                                                                                                                       |
| [Verb]                | VerisoftXT Consortium. The VerisoftXT Project.<br>http://www.verisoftxt.de/.                                                                                                                                                                                                                                                                                 |
[WKP79] Bruce J. Walker, Richard A. Kemmerer, and Gerald J. Popek. Specification and verification of the UCLA Unix security kernel. In SOSP '79: Proceedings of the seventh ACM symposium on Operating systems principles, pages 64–65, New York, NY, USA, 1979. ACM.